



# DW\_stack

# Synchronous (Single-Clock) Stack

Version, STAR, and myDesignWare Subscriptions: IP Directory

## **Features and Benefits**

- Parameterized word width and depth
- Stack empty and full status flags
- Stack error flag indicating underflow and overflow
- Fully registered synchronous flag output ports
- All operations execute in a single clock cycle
- D flip-flop based memory array for high testability
- Parameterized reset mode (synchronous or asynchronous)
- Includes a low-power implementation (at a sub-level) that has power benefits from minPower optimization (for details, see Table 1-3 on page 3)

# data\_in data\_out push\_req\_n full pop\_req\_n empty error clk rst\_n

**Revision History** 

# **Description**

DW\_stack is a fully synchronous, single-clock stack. It combines the DW\_stackctl stack controller and the DW\_ram\_r\_w\_s\_dff flip-flop-based RAM DesignWare components.

The stack provides parameterized word width and depth, and a full complement of flags: full, empty, and error.

The reset mode is selected at instantiation as either synchronous or asynchronous, and to include or exclude the RAM array.

The DW\_stack is recommended for relatively small RAM configurations. For large stacks (dependent on your technology and requirements), use the DW\_stackctl in conjunction with a compiled, full-custom RAM array.

Table 1-1 Pin Description

| Pin Name   | Width | Direction | Function                                                                                     |
|------------|-------|-----------|----------------------------------------------------------------------------------------------|
| clk        | 1 bit | Input     | Input clock                                                                                  |
| rst_n      | 1 bit | Input     | Reset input, active low  Asynchronous if rst_mode = 0 or 2  Synchronous if rst_mode = 1 or 3 |
| push_req_n | 1 bit | Input     | Stack push request, active low                                                               |
| pop_req_n  | 1 bit | Input     | Stack pop request, active low                                                                |

Table 1-1 Pin Description (Continued)

| Pin Name | Width           | Direction | Function                        |
|----------|-----------------|-----------|---------------------------------|
| data_in  | data_width bits | Input     | Stack push data                 |
| empty    | 1 bit           | Output    | Stack empty flag, active high   |
| full     | 1 bit           | Output    | Stack full flag, active high    |
| error    | 1 bit           | Output    | Stack error output, active high |
| data_out | data_width bits | Output    | Stack pop data                  |

**Table 1-2** Parameter Description

| Parameter | Values                    | Description                                                                                                                                                           |
|-----------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| width     | 1 to 256<br>Default: None | Width of data_in and data_out buses                                                                                                                                   |
| depth     | 2 to 256<br>Default: None | Depth (in words) of memory array                                                                                                                                      |
| err_mode  | 0 or 1<br>Default: 0      | Error mode ■ 0: Underflow/overflow error, hold until reset ■ 1: Underflow/overflow error, hold until next clock                                                       |
| rst_mode  | 0 to 3<br>Default: 0      | Reset mode  0: Asynchronous reset including memory 1: Synchronous reset including memory 2: Asynchronous reset excluding memory 3: Synchronous reset excluding memory |

### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str <sup>a</sup>    | Synthesis model | DesignWare <sup>b</sup>  |

- a. To achieve low-power benefits in sub-module implementations, you need to enable minPower; for details, see "Enabling minPower" on page 9.
- b. For releases prior to P-2019.03, the DesignWare-LP license feature is required to achieve low-power benefits.

#### Table 1-4 Simulation Models

| Model                        | Function                             |
|------------------------------|--------------------------------------|
| DW06.DW_STACK_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw06/src/DW_stack_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_stack.v        | Verilog simulation model source code |

## **Table 1-5** Error Mode Description

| error_mode | Error Types Detected | Error Output                           |
|------------|----------------------|----------------------------------------|
| 0          | Underflow/Overflow   | Registered - hold until reset          |
| 1          | Underflow/Overflow   | Not registered - hold until next clock |

## Table 1-6 Push and Pop Operation Function Table

| push_req_n | full | pop_req_n | empty | Action                                                                 | New Error |
|------------|------|-----------|-------|------------------------------------------------------------------------|-----------|
| 0          | 0    | Х         | Х     | Push operation                                                         | No        |
| 0          | 1    | X         | 0     | Overrun; incoming data dropped (no action other than error generation) | Yes       |
| 1          | Х    | 0         | 0     | Pop operation                                                          | No        |
| 1          | 0    | 0         | 1     | Underrun; (no action other than error generation)                      | Yes       |
| 1          | Х    | 1         | Х     | No action                                                              | No        |

Table 1-7 Internal Write and Read Address Pointers Relationship

| Write Pointer | Read Pointer | Memory Status                     |
|---------------|--------------|-----------------------------------|
| 0             | 0            | Empty (zero words in memory)      |
| 1             | 0            | One word in memory                |
| К             | K-1          | K words in memory (1 < K < depth) |
| depth – 1     | depth – 2    | depth – 1 words in memory         |
| depth – 1     | depth – 1    | full (depth words in memory)      |

Figure 1-1 DW\_stack Block Diagram



# Writing to the Stack (Push)

A push is executed when the push\_req\_n input is asserted (low) and the full flag is inactive (low). Asserting push\_req\_n causes the internal address pointers to increment on the next rising edge of clk. Thus, the data at the data\_in port is written to the next available location in the stack. The data at the data\_in port must be stable for a setup time before the rising edge of clk.

DW\_stack is a single-clock cycle stack. When the previous operation (at the previous rising edge of clk) ends, both internal address pointers are immediately adjusted, and point to the proper locations for the next operation in the next clock cycle. For internal address pointer information, see Table 1-7 on page 4.

For example, assume that a push occurred in the previous clock cycle. After a transient internal delay, the stack internal write address pointer points to the next empty memory unit ready for another new push operation. Meanwhile, the internal read pointer points to the data that was just pushed, and data at the data\_out port is ready for "prefetching."

## **Write Errors**

The error output is activated if a push is attempted while the stack is full. That is, if:

- The push\_req\_n input is asserted (low), and
- The full flag is active (high)

at the rising edge of clk.

# Reading from the Stack (Pop)

A pop operation occurs when

- The pop\_req\_n line is asserted (low),
- The stack is not empty, and
- The push\_req\_n line is inactive (high).

Asserting pop\_req\_n causes the internal read pointer to decrement on the next rising edge of clk. Thus, the stack read data must be captured on the clk following the assertion of pop\_req\_n.

DW\_stack is a single-clock cycle stack. When the previous operation (at the previous rising edge of clk) ends, both internal address pointers are adjusted immediately, and are pointing at the proper locations for the next operation in the next clock cycle. For internal address pointer information, see Table 1-7 on page 4.

For example, assume that a pop occurred in the previous clock cycle. After a transient internal delay, the stack internal read address pointer points to the data in the next lower stack address location. The output data is ready for "pre-fetching" before the next clk. Meanwhile, the internal write pointer points to the address location of the data that was just read out.

#### Read Errors

The error output is activated if a pop is requested and the stack is empty. That is, if:

- The pop req n input is active (low), and
- The empty flag is active (high)

at the rising edge of clk.

# Simultaneous Push and Pop

DW\_stack does not support simultaneous push and pop. If a push and pop occur at the same time when DW\_stack is not full, only the push occurs, not the pop. DW\_stack does not give an error. However, with the stack full, DW\_stack activates the error output (due to overflow), and does not push. Also refer to Table 1-6 on page 3.

## Reset

#### rst mode

The rst\_mode parameter selects whether the DW\_stack reset is asynchronous (rst\_mode = 0 or 2) or synchronous (rst\_mode = 1 or 3). If an asynchronous mode is selected, asserting rst\_n (setting it low) immediately causes the internal address pointers to be set to 0, and the flags and error output to be initialized. If a synchronous mode is selected, the address pointers, flags, and error output are initialized at the rising edge of clk following the assertion of rst\_n.

The error output and flags are initialized as follows:

■ The full flag and the error output are initialized to 0.

If rst\_mode = 0 or 1, the RAM array is also initialized when rst\_n is asserted. If rst\_mode = 2 or 3, only the internal address pointers, and error and flag outputs are initialized; the RAM array is not initialized.

## **Errors**

#### err mode

The err\_mode parameter determines whether the error output remains active until reset or for only the clock cycle in which the error is detected.

When err\_mode = 0, overflow and underflow are detected, and the error output (once activated) remains active until reset. When err\_mode = 1, overflow and underflow are detected, and the error output (once activated) remains active only for the clock cycle in which the error is detected. For error mode descriptions, see Table 1-5 on page 3.

#### erro

The error output indicates a fault in the operation of the stack control logic. There are two possible causes for the error output to be activated:

- 1. Overflow (push while full)
- Underflow (pop while empty)

The error output is set low when rst n is applied.

# **Controller Status Flag Outputs**

#### empty

The empty output indicates that there are no words in the stack available to be popped. The empty output is set high when rst\_n is applied.

#### full

The full output indicates that the stack is full, and there is no space available for push data. The full output is set low when rst\_n is applied.

# **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

• Specify the Verilog preprocessing macro in Verilog code:

```
`define DW_SUPPRESS_WARN
```

• Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

Or, include a command line option to the simulator, such as:

```
+define+DW DISABLE CLK MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

# **Timing Waveforms**

The following figure shows timing diagrams for various conditions of DW\_stack.

Figure 1-2 Timing Waveforms

## **Initial Push Operation**



## **Pop Operation**



## **Enabling minPower**

You can instantiate this component without enabling minPower, but to achieve power savings from the low-power implementation (at a sub-level--see Table 1-3 on page 3), you must enable minPower optimization, as follows:

- Design Compiler
  - □ Version P-2019.03 and later:

```
set power_enable_minpower true
```

□ Before version P-2019.03 (requires the DesignWare-LP license feature):

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link library {* $target library $synthetic library}
```

Fusion Compiler

Optimization for minPower is enabled as part of the total\_power metric setting. To enable the total\_power metric, use the following:

```
set qor strategy -stage synthesis -metric total power
```

# **Related Topics**

- Memory Stacks Listing
- DesignWare Building Blocks User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW stack inst is
  generic (inst width
                        : INTEGER := 8;
           inst depth : INTEGER := 8;
           inst err mode : INTEGER := 0;
           inst rst mode : INTEGER := 0 );
 port (inst clk
                      : in std_logic;
        inst rst n
                      : in std logic;
        inst push req n: in std logic;
        inst pop req n : in std logic;
        inst data in : in std logic vector(inst width-1 downto 0);
        empty_inst : out std_logic;
        full inst
                      : out std logic;
        error inst : out std logic;
        data out inst : out std logic vector(inst width-1 downto 0) );
end DW stack inst;
architecture inst of DW stack inst is
begin
  -- Instance of DW stack
  U1 : DW stack
    generic map (width => inst width,
                                        depth => inst depth,
                 err mode => inst err mode, rst mode => inst rst mode )
    port map (clk => inst clk,
                                 rst n => inst rst n,
              push req n => inst push req n,
                                              pop req n => inst pop req n,
              data in => inst data in,
                                        empty => empty inst,
              full => full inst,
                                   error => error inst,
              data out => data out inst );
end inst;
-- pragma translate off
configuration DW stack inst cfg inst of DW stack inst is
  for inst
  end for; -- inst
end DW stack inst cfg inst;
-- pragma translate on
```

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW stack inst(inst_clk, inst_rst n, inst_push_req n, inst_pop_req n,
                     inst data in, empty inst, full inst, error inst,
                     data out inst );
 parameter width = 8;
 parameter depth = 8;
 parameter err mode = 0;
 parameter rst mode = 0;
  input inst clk;
  input inst rst n;
  input inst push req n;
  input inst pop req n;
  input [width-1 : 0] inst_data_in;
  output empty_inst;
  output full inst;
  output error_inst;
  output [width-1 : 0] data_out_inst;
  // Instance of DW stack
 DW stack #(width, depth, err mode, rst mode)
   U1 (.clk(inst clk),
                        .rst n(inst rst n),
                                              .push req n(inst push req n),
        .pop req n(inst pop req n),
                                     .data in(inst data in),
        .empty(empty inst), .full(full inst),
                                                  .error(error inst),
        .data_out(data_out_inst) );
```

endmodule

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                                          |
|--------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 7 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul>                                |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                                           |
| March 2019   | DWBB_201903.0 | <ul> <li>Added minPower designation to this datasheet</li> <li>Clarified implementations and license requirements in Table 1-3 on page 3</li> <li>Added "Enabling minPower" on page 9</li> </ul> |
| January 2019 | DWBB_201806.5 | <ul> <li>Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 10</li> <li>Added this Revision History table and the document links on this page</li> </ul>              |

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

## Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

## **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com