



# DW stackctl

# Synchronous (Single Clock) Stack Controller

Version, STAR, and myDesignWare Subscriptions: IP Directory

### **Features and Benefits**

# **Revision History**

- Parameterized word width and depth
- Stack empty and full status flags
- Stack error flag indicating underflow and overflow
- Fully registered synchronous address and flag output ports
- All operations execute in a single clock cycle
- Parameterized reset mode (synchronous or asynchronous)
- Interfaces with common hard macro or compiled ASIC dual-port synchronous RAMs
- Includes a low-power implementation (at a sub-level) that has power benefits from minPower optimization (for details, see Table 1-3 on page 3)

# Description

DW stacketl is a stack RAM controller designed to interface with a dual-port synchronous RAM.

The RAM must have:

- A synchronous write port, and
- Either an asynchronous or synchronous read port.

The stack controller provides address generation, write-enable logic, flag logic, and operational error detection logic. Parameterizable features include stack depth (up to 24 address bits or 16,777,216 locations), and type of reset (either asynchronous or synchronous). You specify these parameters when the controller is instantiated in the design.



Table 1-1 Pin Description

| Pin Name   | Width                               | Direction | Function                                                                          |
|------------|-------------------------------------|-----------|-----------------------------------------------------------------------------------|
| clk        | 1 bit                               | Input     | Input clock                                                                       |
| rst_n      | 1 bit                               | Input     | Reset input, active low  Asynchronous if rst_mode = 0 Synchronous if rst_mode = 1 |
| push_req_n | 1 bit                               | Input     | Stack push request, active low                                                    |
| pop_req_n  | 1 bit                               | Input     | Stack pop request, active low                                                     |
| we_n       | 1 bit                               | Output    | Write enable for RAM write port, active low                                       |
| empty      | 1 bit                               | Output    | Stack empty flag, active high                                                     |
| full       | 1 bit                               | Output    | Stack full flag, active high                                                      |
| error      | 1 bit                               | Output    | Stack error output, active high                                                   |
| wr_addr    | ceil(log <sub>2</sub> [depth]) bits | Output    | Address output to write port of RAM                                               |
| rd_addr    | ceil(log <sub>2</sub> [depth]) bits | Output    | Address output to read port of RAM                                                |

**Table 1-2** Parameter Description

| Parameter | Values                                | Function                                                                                                                                          |  |
|-----------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|
| depth     | 2 to 2 <sup>24</sup><br>Default: None | Number of memory elements in the stack [used to size the address ports]                                                                           |  |
| err_mode  | 0 or 1<br>Default: 0                  | <ul> <li>Error mode</li> <li>0: Underflow/overflow error, hold until reset</li> <li>1: Underflow/overflow error, hold until next clock</li> </ul> |  |
| rst_mode  | 0 or 1<br>Default: 0                  | Reset mode  0: Asynchronous reset  1: Synchronous reset                                                                                           |  |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required |
|---------------------|-----------------|--------------------------|
| str <sup>a</sup>    | Synthesis model | DesignWare <sup>b</sup>  |

- a. To achieve low-power benefits in sub-module implementations, you need to enable minPower; for details, see "Enabling minPower" on page 9.
- b. For releases prior to P-2019.03, the DesignWare-LP license feature is required to achieve low-power benefits.

#### Table 1-4 Simulation Models

| Model                           | Function                             |
|---------------------------------|--------------------------------------|
| DW03.DW_STACKCTL_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw03/src/DW_stackctl_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_stackctl.v        | Verilog simulation model source code |

### Table 1-5 Error Mode Description

| error_mode | Error Types Detected | Error Output |
|------------|----------------------|--------------|
| 0          | Underflow/Overflow   | Latched      |
| 1          | Underflow/Overflow   | Not Latched  |

### Table 1-6 Push and Pop Operation Function Table

| push_req_n | full | pop_req_n | empty | Action                                                                 | New Error |
|------------|------|-----------|-------|------------------------------------------------------------------------|-----------|
| 0          | 0    | Х         | Х     | Push operation                                                         | No        |
| 0          | 1    | X         | 0     | Overrun; incoming data dropped (no action other than error generation) | Yes       |
| 1          | Х    | 0         | 0     | Pop operation                                                          | No        |
| 1          | 0    | 0         | 1     | Underrun; (no action other than error generation)                      | Yes       |
| 1          | Х    | 1         | Х     | No action                                                              | No        |

Table 1-7 Write and Read Address Pointers Relationship

| wr_addr   | rd_addr   | Memory Status                     |
|-----------|-----------|-----------------------------------|
| 0         | 0         | Empty (zero words in memory)      |
| 1         | 0         | One word in memory                |
| К         | K-1       | K words in memory (1 < K < depth) |
| depth - 1 | depth - 2 | depth - 1 words in memory         |
| depth - 1 | depth - 1 | full (depth words in memory)      |

Figure 1-1 Example Usage of DW\_stackctl



# Writing to the Stack (Push)

#### wr\_addr and we\_n

The wr\_addr and we\_n output ports of the stack controller provide the write address and synchronous write enable to the stack.

A push is executed when push\_req\_n is asserted (low) and the full flag is inactive (low). Asserting push req n causes the following events to occur:

- The we n is immediately asserted in preparation for a write to the RAM on the next clk,
- The wr addr increments on the next rising edge of clk if the stack is not full after pushing, and
- The rd addr increments on the next rising edge of clk if the stack was not empty before pushing.

Thus, the RAM is written and wr\_addr (which always points to the address of the next word to be pushed) is incremented on the same rising edge of clk – the first clock after push\_req\_n is asserted. This means that push\_req\_n must be asserted early enough to propagate through the stack controller to the RAM before the next clock.

When the stack is empty,  $wr_addr$  points at the lowest RAM address. When the stack is full,  $wr_addr$  points at the highest stack address. When the stack is neither empty nor full,  $wr_addr = rd_addr + 1$ . For internal address pointer information, see Table 1-7 on page 4.

#### **Write Errors**

The error output is activated if a push is requested and the stack is full. That is, if

- The push\_req\_n input is asserted (low), and
- The full flag is active (high)

at the next rising edge of clk.

# Reading from the Stack (Pop)

The read port of the RAM can be either synchronous or asynchronous. In either case, the rd\_addr output port of DW\_stacketl provides the read address to the RAM. The rd\_addr output bus always points to, thus prefetches, the next word of RAM read data to be popped.

A pop operation occurs when pop\_req\_n is asserted (low), and the stack is not empty. Asserting pop\_req\_n causes the following events to occur:

- The rd\_addr pointer to be decremented on the next rising edge of clk if the stack is not empty after popping, and
- The wr\_addr pointer to be decremented on the next rising edge of clk if the stack was not full before popping.

Thus, the RAM read data must be captured on the clk following the assertion of pop\_req\_n. For RAMs with a synchronous read port, the output data is captured in the output stage of the RAM. For RAMs with an asynchronous read port, the output data is captured by the next stage of logic after the stack.

When the stack is empty, rd\_addr points at the lowest RAM address. When the stack is full, rd\_addr points at the highest address. When the stack is neither empty nor full, wr\_addr = rd\_addr + 1. For internal address pointer information, see Table 1-7 on page 4.

#### **Read Errors**

The error output is activated if a pop is requested and the stack is empty. That is, if:

- The pop\_req\_n input is active (low), and
- The empty flag is active (high)

at the next rising edge of clk.

# Simultaneous Push and Pop

DW\_stackctl does not support simultaneous push and pop. If a push and pop occur at the same time when DW\_stackctl is not full, only the push occurs, not the pop. DW\_stackctl does not give an error. However, with the stack full, DW\_stackctl activates the error output (due to overflow), and does not push or pop; also, see Table 1-7 on page 4.

#### Reset

#### rst mode

The rst\_mode parameter selects whether the DW\_stackctl reset is asynchronous (rst\_mode = 0) or synchronous (rst\_mode = 1). If asynchronous mode is selected, asserting rst\_n (setting it low) immediately causes the internal address pointers to be set to 0, and the flags and error output to be initialized. If synchronous mode is selected, the address pointers, flags, and error output are initialized at the rising edge of clk, following the assertion of rst\_n.

The error output and flags are initialized as follows:

- The empty flag is initialized to 1, and
- The full flag and the error output are initialized to 0.

#### **Errors**

#### err\_mode

The err\_mode parameter determines whether the error output remains active until reset or for only the clock cycle in which the error is detected.

When err\_mode = 0, overflow and underflow are detected, and the error output (once activated) remains active until reset. When err\_mode = 1, overflow and underflow are detected, and the error output (once activated) remains active only for the clock cycle in which the error is detected. For error mode descriptions, see Table 1-5 on page 3.

#### error

The error output indicates a fault in the operation of the stack control logic. There are two possible causes for the error output to be activated:

- 1. Overflow (push while full).
- 2. Underflow (pop while empty).

The error output is set low when rst n is applied.

# **Controller Status Flag Outputs**

### empty

The empty output indicates that there are no words in the stack available to be popped. The empty output is set high when rst\_n is applied.

#### full

The full output indicates that the stack is full, and there is no space available for push data. The full output is set low when rst n is applied.

# **Suppressing Warning Messages During Verilog Simulation**

The Verilog simulation model includes macros that allow you to suppress warning messages during simulation.

To suppress all warning messages for all DWBB components, define the DW\_SUPPRESS\_WARN macro in either of the following ways:

Specify the Verilog preprocessing macro in Verilog code:

```
`define DW SUPPRESS WARN
```

Or, include a command line option to the simulator, such as:

```
+define+DW SUPPRESS WARN (which is used for the Synopsys VCS simulator)
```

The warning messages for this model include the following:

■ If values other than 1 or 0 are present on a clock port, the following message is displayed:

```
WARNING: <instance_path>.<clock_name>_monitor:
    at time = <timestamp>, Detected unknown value, x, on <clock_name> input.
```

To suppress only this warning message for all DWBB components, use the following macro:

- □ Define the DW\_DISABLE\_CLK\_MONITOR macro. You can define this macro in the following ways:
  - Specify the Verilog preprocessing macro in Verilog code:

```
`define DW DISABLE CLK MONITOR
```

• Or, include a command line option to the simulator, such as:

```
+define+DW_DISABLE_CLK_MONITOR (which is used for the Synopsys VCS simulator)
```

This message is also suppressed using the DW\_SUPPRESS\_WARN macro explained earlier.

# **Timing Waveforms**

The following figure shows timing diagrams for various conditions of DW\_stackctl.

Figure 1-2 Timing Waveforms

### Push Operation pop\_req\_n = 1, depth = 256



# Pop Operation push\_req\_n = 1



### **Enabling minPower**

You can instantiate this component without enabling minPower, but to achieve power savings from the low-power implementation (at a sub-level--see Table 1-3 on page 3), you must enable minPower optimization, as follows:

- Design Compiler
  - □ Version P-2019.03 and later:

```
set power_enable_minpower true
```

□ Before version P-2019.03 (requires the DesignWare-LP license feature):

```
set synthetic_library {dw_foundation.sldb dw_minpower.sldb}
set link library {* $target library $synthetic library}
```

Fusion Compiler

Optimization for minPower is enabled as part of the total\_power metric setting. To enable the total\_power metric, use the following:

```
set qor strategy -stage synthesis -metric total power
```

# **Related Topics**

- Memory Stacks Overview
- DesignWare Building Block IP User Guide

# **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW stackctl inst is
  generic (inst depth
                        : INTEGER := 8;
           inst err mode : INTEGER := 0;
           inst rst mode : INTEGER := 0 );
  port (inst clk
                   : in std logic;
                      : in std logic;
        inst rst n
        inst push req n: in std logic;
        inst pop req n : in std logic;
        we n inst : out std logic;
        empty inst : out std logic;
        full inst : out std logic;
        error inst : out std logic;
        wr addr inst: out std logic vector(bit width(inst depth)-1 downto 0);
        rd addr inst: out std logic vector(bit width(inst depth)-1 downto 0)
        );
end DW stackctl inst;
architecture inst of DW stackctl inst is
begin
  -- Instance of DW stackctl
  U1 : DW stackctl
    generic map (depth => inst depth, err mode => inst err mode,
                 rst mode => inst rst mode )
    port map (clk => inst clk,
                               rst n => inst rst n,
              push req n => inst push req n,
                                              pop req n => inst pop req n,
              we n => we n inst, empty => empty inst, full => full inst,
              error => error inst,
                                   wr addr => wr addr inst,
              rd addr => rd addr inst );
end inst;
-- pragma translate off
configuration DW stackctl inst cfg inst of DW stackctl inst is
  for inst
  end for; -- inst
end DW stackctl inst cfg inst;
-- pragma translate on
```

# **HDL Usage Through Component Instantiation - Verilog**

```
module DW stackctl inst(inst clk, inst rst n, inst push req n,
                        inst pop req n, we n inst, empty inst, full inst,
                        error inst, wr addr inst, rd addr inst );
 parameter depth = 8;
 parameter err mode = 0;
 parameter rst mode = 0;
  `define bit width depth 3 // ceil(log2(depth))
  input inst clk;
  input inst_rst_n;
  input inst push req n;
  input inst pop req n;
  output we_n_inst;
 output empty inst;
  output full inst;
  output error inst;
  output ['bit width depth-1 : 0] wr addr inst;
  output ['bit width depth-1 : 0] rd addr inst;
  // Instance of DW stackctl
 DW stackctl #(depth, err mode, rst mode)
   U1 (.clk(inst clk),
                        .rst n(inst rst n), .push req n(inst push req n),
        .pop_req_n(inst_pop_req_n), .we_n(we_n_inst),
                                                          .empty(empty inst),
        .full(full_inst), .error(error_inst), .wr_addr(wr_addr_inst),
        .rd addr(rd addr inst) );
endmodule
```

# **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date         | Release       | Updates                                                                                                                                                                             |  |
|--------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| July 2020    | DWBB_201912.5 | <ul> <li>Adjusted content and title of "Suppressing Warning Messages During<br/>Verilog Simulation" on page 7 and added the DW_SUPPRESS_WARN<br/>macro</li> </ul>                   |  |
| October 2019 | DWBB_201903.5 | ■ Added the "Disabling Clock Monitor Messages" section                                                                                                                              |  |
| March 2019   | DWBB_201903.0 | <ul> <li>Clarified implementations and license requirements in Table 1-3 on page 3</li> <li>Added "Enabling minPower" on page 9</li> </ul>                                          |  |
| January 2019 | DWBB_201806.5 | <ul> <li>Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 10</li> <li>Added this Revision History table and the document links on this page</li> </ul> |  |

### **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com