



# DW\_tap\_uc

## TAP Controller with USERCODE Support

Version, STAR, and myDesignWare Subscriptions: IP Directory

#### **Features and Benefits**

#### **Revision History**

- IEEE Standard 1149.1 compliant
- Synchronous or asynchronous registers with respect to tck
- Provides interface to supports the standard IEEE 1149.1 and optional instructions
- Optional use of device identification register and IDCODE instruction and support of USERCODE instruction
- User defined opcode for IDCODE
- Parameterized instruction register width
- External interface to program device identification register

## **Description**

DW\_tap\_uc provides access to on-chip boundary scan logic and supports USERCODE instructions when device identification register is present.



Table 1-1 Pin Description

| Pin Name      | Width          | Direction | Function                                                   |
|---------------|----------------|-----------|------------------------------------------------------------|
| tck           | 1 bit          | Input     | Test clock                                                 |
| trst_n        | 1 bit          | Input     | Test reset, active low                                     |
| tms           | 1 bit          | Input     | Test mode select                                           |
| tdi           | 1 bit          | Input     | Test data in                                               |
| so            | 1 bit          | Input     | Serial data from boundary scan register and data registers |
| bypass_sel    | 1 bit          | Input     | Selects the bypass register, active high                   |
| sentinel_val  | width – 1 bits | Input     | User-defined status bits                                   |
| device_id_sel | 1 bit          | Input     | Selects the device identification register, active high    |

Table 1-1 Pin Description (Continued)

| Pin Name        | Width      | Direction | Function                                                                                                                   |
|-----------------|------------|-----------|----------------------------------------------------------------------------------------------------------------------------|
| user_code_sel   | 1 bit      | Input     | Selects the user_code_val bus for input in to the device identification register, active high                              |
| user_code_val   | 32 bits    | Input     | 32-bit user defined code                                                                                                   |
| ver             | 4 bits     | Input     | 4 bit version number                                                                                                       |
| ver_sel         | 1 bit      | Input     | Selects version from the parameter or the ver input port  0 = version (parameter)  1 = ver (input port)                    |
| part_num        | 16 bits    | Input     | 16 bit part number                                                                                                         |
| part_num_sel    | 1 bit      | Input     | Selects part from the parameter or the part_num from the input port  0 = part (parameter)  1 = part_num (input port)       |
| mnfr_id         | 11 bits    | Input     | 11-bit JEDEC manufacturer's identity code (mnfr_id ≠ 127)                                                                  |
| mnfr_id_sel     | 1 bit      | Input     | Selects man_num from the parameter or mnfr_id from the input port  0 = man_num (parameter)  1 = mnfr_id (input port)       |
| test            | 1 bit      | Input     | For scannable designs, the test pin is held active (high) during testing. For normal operation, it is held inactive (low). |
| clock_dr        | 1 bit      | Output    | Clocks in data in asynchronous mode                                                                                        |
| shift_dr        | 1 bit      | Output    | Enables shifting of data in both synchronous and asynchronous mode, active high                                            |
| update_dr       | 1 bit      | Output    | Enables updating data in asynchronous mode, active high                                                                    |
| tdo             | 1 bit      | Output    | Test data out                                                                                                              |
| tdo_en          | 1 bit      | Output    | Enable for tdo output buffer, active high                                                                                  |
| tap_state       | 16 bits    | Output    | Current state of the TAP finite state machine                                                                              |
| instructions    | width bits | Output    | Instruction register output                                                                                                |
| sync_capture_en | 1 bit      | Output    | Enable for synchronous capture, active low                                                                                 |
| sync_update_dr  | 1 bit      | Output    | Enables updating new data in sync_mode, active high                                                                        |

**Table 1-2** Parameter Description

| Parameter     | Values                                    | Description                                                                                                                                                                                                     |
|---------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| width         | 2 to 32<br>Default: None                  | Width of instruction register                                                                                                                                                                                   |
| id            | 0 or 1<br>Default: 0                      | Determines whether the device identification register is present  0 = Not present  1 = Present                                                                                                                  |
| idcode_opcode | 1 to 2 <sup>width-1</sup><br>Default: 1   | Opcode for IDCODE                                                                                                                                                                                               |
| version       | 0 to 15<br>Default: 0                     | 4-bit version number                                                                                                                                                                                            |
| part          | 0 to 65535<br>Default: 0                  | 16-bit part number                                                                                                                                                                                              |
| man_num       | 0 to 2047,<br>man_num ≠ 127<br>Default: 0 | 11-bit JEDEC manufacturer identity code                                                                                                                                                                         |
| sync_mode     | 0 or 1<br>Default: 0                      | Determines whether the bypass, device identification, and instruction registers are synchronous with respect to tck  • 0 = Asynchronous,  • 1 = Synchronous                                                     |
| tst_mode      | 0 or 1<br>Default: 1                      | Controls whether the test input is used  1: The test input is used; (backward compatible with older versions)  0: The test input is not used, which ensures that unused clock gating logic will not be included |

#### Table 1-3 Synthesis Implementations

| Implementation Name | Function        | License Feature Required           |
|---------------------|-----------------|------------------------------------|
| str                 | Synthesis model | DesignWare or Test-IEEE-STD-1149-1 |

#### Table 1-4 Simulation Models

| Model                         | Function                             |
|-------------------------------|--------------------------------------|
| DW04.DW_tap_uc_CFG_SIM        | Design unit name for VHDL simulation |
| dw/dw04/src/DW_tap_uc_sim.vhd | VHDL simulation model source code    |
| dw/sim_ver/DW_tap_uc.v        | Verilog simulation model source code |

Control of DW\_tap\_uc is through the pins tck, tms, tdi, tdo, and trst\_n. tck, tms, and trst\_n control the states of the boundary scan test logic. tdi and tdo provide serial access to the instruction and data registers.

DW\_tap\_uc contains the IEEE standard 1149.1 TAP finite state machine, instruction register, bypass register, and the optional device identification register. Also, through the pins device\_id\_sel, usr\_code\_sel and user\_code\_val, the user defined USERCODE instruction is supported. For details, see Table 1-5.

Table 1-5 Device identification Register Operation

| device_id_sel | user_code_sel | Selection                    |
|---------------|---------------|------------------------------|
| 1             | 0             | Selects IDCODE instruction   |
| 1             | 1             | Selects USERCODE instruction |
| 0             | Х             | No operation                 |

An interface port, consisting of ver, ver\_sel, part\_num, part\_num\_sel, mnfr\_id and mnfr\_id\_sel, is provided to externally program the version, part number or the manufacturer's identity by connecting them to logic '1' or logic '0' using metal contacts. It allows the user to choose values other than the default values contained in the generic parameters that are used during initial compile.



If these ports are not used, they should be connected to logic '0' so that the related logic is optimized away and the default values as defined in the generic parameters are used.

The tck signal is the clock for the TAP finite state machine. The data on the tms and tdi signals is loaded on the rising edge of tck. Data is available at tdo on the falling edge of tck. If the parameter *sync\_mode* is set to 1, then tck is used to clock data into the instruction register, bypass register, and identification register. If *sync\_mode* is set to 0, then the signals generated by the TAP finite state machine control the clocking of the registers.

The tms signal controls the transitions of the TAP state machine, as illustrated in the state diagram in Figure 1-1 on page 5. The state transitions occur at the rising edge of tck. The tdi signal is the serial test data input, and the tdo signal is the serial test data output.

Figure 1-1 State Diagram



The trst\_n signal is an active low signal that asynchronously resets the TAP state machine to the Test-Logic-Reset state.

The DW\_tap\_uc output signals clock\_dr, shift\_dr, update\_dr, sync\_update\_dr, and sync\_capture\_en control the boundary scan cells. In synchronous mode, boundary scan cells are updated on the rising edge of tck. In asynchronous mode, the boundary scan cells are updated by the rising edge of the clock\_dr signal, asynchronous to tck.

The tap\_state port provides access to the one-hot encoded TAP state machine, enabling advanced users to construct add-on circuits.

## DW\_tap\_uc Registers

The bypass register is a mandatory IEEE 1149.1 standard 1-bit register that provides a minimum length path through the IC. The instruction value of all ones selects the bypass register as the serial connection between tdi and tdo. Other decoded instructions can select the bypass register through the bypass sel input signal.

The device identification register is an optional IEEE 1149.1 standard register. If the parameter id is set to 1, the Design Compiler (DC) builds a 32-bit device identification register. The parameters *part*, *version*, and *man\_num* determine the 32-bit number that is loaded into the device identification register when the instruction

```
000000....01 (IDCODE instruction)
```

is selected. These values can also be loaded in to the device identification register by executing a user-defined instruction that decodes to select the device\_id\_sel port. The component also allows the manufacturer, part number, and variant for the component to be read in a serial binary form.

The instruction register is used to serially shift in the instructions that operate the boundary scan circuitry. The instruction register must be at least two bits wide to hold the instruction codes for the three IEEE 1149.1 standard required boundary scan instructions: BYPASS and other standard instructions. The parameter width determines the size of the instruction register. The output port instructions is provided for the user to define the format these and other user defined instructions and used appropriately in conjunction with other components of this family. The DW\_tap\_uc decodes only the mandatory instruction - BYPASS.

The sentinel\_val bus provides extra status bits in the IC design. You can connect the sentinel\_val bus to any signal you want to view when accessing the instruction register. If you do not want to use this feature, you must tie the sentinel val bus to logic zero. The most significant bit of sentinel val is always tied to zero.

DW\_tap\_uc supports user-defined test data registers. The test data registers are connected serially between tdi and tdo by a user-defined multiplexer. The multiplexer must select either the boundary scan register serial path or any of the user-defined test data registers during the appropriate instruction. The output of the multiplexer is connected to the *so* input of DW\_tap\_uc.

Figure 1-2 on page 7 shows the user-defined interface logic needed to implement DW\_tap\_uc in an integrated circuit.

Figure 1-2 Interface Diagram



## **Timing Diagram**

Figure 1-3 Timing Diagram



## **Related Topics**

- Application Specific JTAG Overview
- DesignWare Building Block IP User Guide

## **HDL Usage Through Component Instantiation - VHDL**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use DWARE.DWpackages.all;
use DWARE.DW foundation comp.all;
entity DW tap uc inst is
     generic (
        inst width : INTEGER := 8;
        inst id : INTEGER := 0;
        inst idcode opcode : INTEGER := 1;
        inst_version : INTEGER := 0;
        inst part : INTEGER := 0;
        inst man num : INTEGER := 0;
        inst_sync_mode : INTEGER := 0;
        inst tst mode : INTEGER := 1
        );
     port (
        inst tck: in std logic;
        inst trst n : in std logic;
        inst tms : in std logic;
        inst tdi : in std logic;
        inst so : in std logic;
        inst bypass sel : in std logic;
        inst sentinel val : in std_logic_vector(inst_width-2 downto 0);
        inst device id sel : in std logic;
        inst user code sel : in std logic;
        inst user code val : in std logic vector(31 downto 0);
        inst ver : in std logic vector(3 downto 0);
        inst ver sel : in std logic;
        inst part num : in std logic vector(15 downto 0);
        inst part num sel : in std logic;
        inst mnfr id : in std logic vector(10 downto 0);
        inst mnfr id sel : in std logic;
        clock dr inst : out std logic;
        shift dr inst : out std logic;
        update dr inst : out std logic;
        tdo inst : out std logic;
        tdo en inst : out std logic;
        tap state inst : out std logic vector(15 downto 0);
        instructions inst : out std logic vector(inst width-1 downto 0);
        sync capture en inst : out std logic;
        sync update dr inst : out std logic;
        inst test: in std logic
        );
    end DW tap uc inst;
```

```
architecture inst of DW_tap_uc_inst is
begin
    -- Instance of DW tap uc
    U1 : DW tap uc
      generic map ( width => inst width,
                    id => inst id,
                    idcode opcode => inst idcode opcode,
                    version => inst version,
                    part => inst part,
                    man_num => inst_man_num,
                    sync mode => inst sync mode,
                    tst mode => inst tst mode )
      port map ( tck => inst tck,
                 trst n => inst trst n,
                 tms => inst tms,
                 tdi => inst tdi,
                 so => inst_so,
                 bypass sel => inst bypass sel,
                 sentinel val => inst sentinel val,
                 device id sel => inst device id sel,
                 user code sel => inst_user code sel,
                 user code val => inst user code val,
                 ver => inst ver,
                 ver_sel => inst_ver_sel,
                 part num => inst part num,
                 part num sel => inst part num sel,
                 mnfr id => inst mnfr id,
                 mnfr id sel => inst mnfr id sel,
                 clock dr => clock dr inst,
                 shift dr => shift dr inst,
                 update dr => update_dr_inst,
                 tdo => tdo inst,
                 tdo en => tdo en inst,
                 tap state => tap state inst,
                 instructions => instructions inst,
                 sync capture en => sync capture en inst,
                 sync update dr => sync update dr inst,
                 test => inst test );
```

end inst;

## **HDL Usage Through Component Instantiation - Verilog**

```
module DW tap uc inst(tck, trst n, tms, tdi, so,
          bypass sel, sentinel val, device id sel, user code sel, user code val,
          ver, ver_sel, part_num, part_num sel, mnfr id,
          mnfr id sel, clock dr inst, shift dr inst, update dr inst, tdo inst,
          tdo en inst, tap state inst, instructions inst, sync capture en inst,
          sync update dr inst, test );
parameter width = 8;
parameter id = 0;
parameter idcode opcode = 1;
parameter version = 0;
parameter part = 0;
parameter man num = 0;
parameter sync mode = 0;
parameter tst mode = 1;
input tck;
input trst n;
input tms;
input tdi;
input so;
input bypass sel;
input [width-2 : 0] sentinel val;
input device id sel;
input user code sel;
input [31:0] user code val;
input [3 : 0] ver;
input ver sel;
input [15:0] part num;
input part num sel;
input [10:0] mnfr id;
input mnfr id sel;
output clock dr inst;
output shift dr inst;
output update dr inst;
output tdo inst;
output tdo en inst;
output [15 : 0] tap state inst;
output [width-1: 0] instructions inst;
output sync capture en inst;
output sync update dr inst;
input test;
    // Instance of DW tap uc
    DW tap uc #(width, id, idcode opcode, version, part, man num, sync mode, tst mode)
      U1 ( .tck(tck), .trst n(trst n), .tms(tms), .tdi(tdi), .so(so),
```

```
TAP Controller with USERCODE Support
```

```
.bypass sel(bypass_sel), .sentinel_val(sentinel_val),
.device id sel(device id sel), .user code sel(user code sel),
.user code val(user code val), .ver(ver), .ver sel(ver sel),
.part_num(part_num), .part_num_sel(part_num_sel), .mnfr_id(mnfr_id),
.mnfr id sel(mnfr id sel), .clock dr(clock dr inst),
.shift dr(shift dr inst), .update dr(update dr inst), .tdo(tdo inst),
.tdo en(tdo en inst), .tap state(tap state inst),
.instructions(instructions inst), .sync capture en(sync capture en inst),
.sync_update_dr(sync_update_dr_inst), .test(test) );
```

endmodule

## **Revision History**

For notes about this release, see the *DesignWare Building Block IP Release Notes*.

For lists of both known and fixed issues for this component, refer to the STAR report.

For a version of this datasheet with visible change bars, click here.

| Date             | Release       | Updates                                                                                           |
|------------------|---------------|---------------------------------------------------------------------------------------------------|
| July 2019        | DWBB_201903.3 | ■ Updated the Verilog example in "HDL Usage Through Component Instantiation - Verilog" on page 11 |
| January 28, 2019 | DWBB_201806.5 | ■ Updated example in "HDL Usage Through Component Instantiation - Verilog" on page 11             |
| January 2019     | DWBB_201806.5 | ■ Updated example in "HDL Usage Through Component Instantiation - VHDL" on page 9                 |
|                  |               | <ul> <li>Added this Revision History table and the document links on this page</li> </ul>         |

## **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com