



# DWF\_dp\_mult\_ovfldet procedure

# Multiply and Overflow Detection

Version, STAR, and myDesignWare Subscriptions: IP Directory

# **Description**

The DWF\_dp\_mult\_ovfldet procedure multiplies the two arguments a and b, truncates the upper bits of the result to the width specified by argument  $p\_width$  and returns the truncated value and an overflow flag that indicates whether an overflow (or underflow) occurred. A dedicated overflow detection is used to improve the QoR of the multiplier.

Table 1-1 Function Names

| Function Name           | Description                                                       |  |
|-------------------------|-------------------------------------------------------------------|--|
| DWF_dp_mult_ovfldet     | VHDL unsigned multiply and overflow detection                     |  |
| DWF_dp_mult_ovfldet     | VHDL signed (two's complement) multiply and overflow detection    |  |
| DWF_dp_mult_ovfldet_uns | Verilog unsigned multiply and overflow detection                  |  |
| DWF_dp_mult_ovfldet_tc  | Verilog signed (two's complement) multiply and overflow detection |  |

Table 1-2 Argument Description

| Name | Туре   | Direction | Width / Values | Description          |
|------|--------|-----------|----------------|----------------------|
| а    | Vector | Input     | a_width        | Input multiplier     |
| b    | Vector | Input     | b_width        | Input multiplicand   |
| р    | Vector | Output    | p_width        | Output product       |
| ovfl | Bit    | Output    | 1              | Output overflow flag |

Table 1-3 Parameter Description (Verilog)

| Parameter | Values | Description                   |  |
|-----------|--------|-------------------------------|--|
| a_width   | ≥ 2    | Word length of input a        |  |
| b_width   | ≥ 2    | Word length of input b        |  |
| p_width   | ≥ 2    | Word length of output product |  |

Verilog Include File: DW\_dp\_mult\_ovfldet\_function.inc

## **Functional Description**

```
DWF_dp_mult_ovfldet (a[a_width-1:0], b[b_width-1:0], z[p_width-1:0], ovfl)
```

#### **Unsigned Multiply and Overflow Detection**

```
\begin{array}{lll} p[a\_width+b\_width-1:0] & = a[a\_width-1:0] & * b[b\_width-1:0] \\ z[p\_width-1:0] & = p[p\_width-1:0] \\ ovfl & = 1 & if p[a\_width+b\_width-1:0] > 2^{p\_width}-1 \\ & = 0 & else \end{array}
```

#### **Signed Multiply and Overflow Detection**

```
\begin{array}{lll} p \, [a\_width+b\_width-1:0] & = & a \, [a\_width-1:0] & * & b \, [b\_width-1:0] \\ z \, [p\_width-1:0] & = & \{ & p \, [a\_width+b\_width-1] \,, & p \, [p\_width-2:0] \, \} \\ ovfl & = & 1 & if & p \, [a\_width+b\_width-1:0] \, > \, 2^{p\_width-1} - 1 \\ & = & 1 & else & if & p \, [a\_width+b\_width-1:0] \, < \, -2^{p\_width-1} \\ & = & 0 & else \end{array}
```

NOTE: For signed multiply, the truncated output keeps the sign of the non-truncated result (corresponds to the 'resize' function in VHDL).

For more information about the DesignWare datapath functions, refer to the topic titled DesignWare Datapath Functions Overview.

## **Related Topics**

- DesignWare Datapath Functions Overview
- DesignWare Building Block IP User Guide

### **VHDL Example**

```
library IEEE, DWARE;
use IEEE.std logic 1164.all;
use IEEE.numeric std.all;
use DWARE.DW dp functions.all;
-- DWARE.DW dp functions arith package if IEEE.std logic arith is used
entity DWF dp mult ovfldet test is
  port (a, b, c : in unsigned(7 downto 0);
                : out unsigned(7 downto 0));
end DWF dp mult ovfldet test;
architecture rtl of DWF dp mult ovfldet test is
                  : unsigned(7 downto 0);
  signal p
  signal overflow : std_logic;
begin
  DWF dp mult_ovfldet (a, b, p, overflow);
  z \ll p + c when overflow = '0' else "11111111";
end rtl;
```

### **Verilog Example**

```
module DWF_dp_mult_ovfldet_test (a, b, c, z);
  input [7:0] a, b, c;
 output [7:0] z;
         [7:0] p;
 reg
               overflow;
 reg
 // Passes the parameters to the function
 parameter a width = 8;
 parameter b_width = 8;
 parameter p width = 8;
  // add "$SYNOPSYS/dw/sim_ver" to the search path for simulation
  `include "DW dp mult ovfldet function.inc"
 always @* begin
   DWF dp mult ovfldet uns (a, b, p, overflow);
 assign z = (overflow == 1'b0) ? p + c : 8'b11111111;
endmodule
```

# **Copyright Notice and Proprietary Information**

© 2022 Synopsys, Inc. All rights reserved. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### **Disclaimer**

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at https://www.synopsys.com/company/legal/trademarks-brands.html.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Software Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

Synopsys, Inc. www.synopsys.com