# About me



謝懷頡 HUAI-CHIEH HSIEH

#### **Interesting domain**

- ✓ Digital Circuit design
- ✓ Deep learning
- ✓ Programming

#### **Education**



National Taiwan University of Science and Technology Electrical and Computer Engineering (ECE)

2019/9 ~ 2023/1



National Cheng Kung University
Program on Integrated Circuit Design (PICD)

2023/1 ~ now



National Taiwan University
Graduate Institute of Electronics Engineering (GIEE)

2024/9~

#### Skill

#### Software

- C/C++
- MATLAB
- Python

#### Hardware

- System Verilog
- Verilog

#### **EDA Tools**

- Simulation & Debug: VCS + Verdi/nWave
- Synthesis: Design Compiler
- APR: IC Compiler I \ II
- Power analysis: PrimeTime
- Linting tool: superlint
- Verification: Cadence JasperGold VIP
- CDC checking: Spyglass
- FPGA: Quartus/Vivado/Vitis

#### **Contest & Award**

• 16th HOLTEK MCU Innovation Competition | 2nd



Graduation Project Competition | Excellent Award



#### **Contest & Award**

• Academic Excellence Award | 4 times



2024 IC Contest (Graduate-level Cell-based) | Class A
 -> advance to the final



#### Certificate

Design Compiler



• IC Compiler I



IC Compiler II



MTK IC design program



### **□** Overview



## ☐ Spec.

#### ✓ CPU

- 5-stage pipelined RISC-V CPU
- ISA: RV32IM
- Handle 51 instructions

#### ✓ Lite - AXI4

- In-order
- Burst length up to 128
- Verification through Cadence JasperGold VIP

#### ✓ Clock Domain Crossing (CDC)

- Handle 5 clock domain between
  - > CPU, AI Accelerator
  - > SRAM
  - > DRAM
  - > ROM
  - > AXI BUS
- Asynchronous FIFO
- Verification through Synopsys Spyglass

#### ✓ One way direct mapped cache

- 64 entries
- 4 words per entry
- Write through

#### ✓ Interrupt

- External interrupt external I/O (Sensor controller)
- Timer interrupt Watch Dog Timer (WDT)

#### ✓ Booting

- The first program that the CPU will execute after reset.
- The booting program is stored in ROM.
- The booting program will move instructions and data from DRAM to IM and DM

## ☐ One way direct mapped cache (L1)





- ✓ One way direct mapped cache
- 1K bytes
- 4 words per entry
- 64 entries
- One-way direct mapping
- Read policy
  - > Read miss: read allocate
- Write policy
  - > Write hit: write through
  - > Write miss: write no allocate





#### ✓ AXI4

- In-order AXI
- Burst length up to 128
- Verification through JasperGold VIP
- Support
  - ✓ AxADDR
  - ✓ AxLEN (up to 128)
  - ✓ AxSIZE (4 byte)
  - ✓ AxBURST (INCR only)
  - ✓ AxVALID
  - ✓ AxREADY
  - ✓ xDATA
  - √ xSTRB
  - √ xVALID
  - ✓ xREADY
  - √ xRESP (OKAY only)
  - (x:read/write)

## ☐ Clock domain Crossing



#### ✓ Clock Domain Crossing(CDC)

- Use asynchronous FIFO
- Spyglass proved
- Address size = 4
- Data size = 32 bits

- □ Interrupt
  - **≻**Timer
  - > External



# ☐ Application of U-Net: Image Background Removal



#### ■ U-Net Accelerator data flow



CPU calls the accelerator to start.

clock domain

16.0 ns

11.0 ns

25.0 ns

50.2 ns

30.4 ns

 CPU starts to wait for an interrupt.

#### ■ U-Net Accelerator data flow



Accelerator acts as an **AXI** master, directly reading and writing DRAM data.

16.0 ns

11.0 ns

25.0 ns

50.2 ns

30.4 ns

#### ■ U-Net Accelerator data flow



 Upon completion of all inference, the accelerator sends an external interrupt to the CPU.

clock domain

16.0 ns

11.0 ns

25.0 ns

50.2 ns

30.4 ns

#### ■ U-Net Accelerator data flow



 Upon receiving an external interrupt, the CPU start to do image post-processing.

clock domain

16.0 ns

11.0 ns

25.0 ns

50.2 ns

30.4 ns

☐ APR result (U18)





# Thank you for listening @

# **Appendix**

# Application background & AI model

- Introduction to U-Net
  - The U-Net paper was introduced in 2015, initially focused on medical image segmentation.
  - It has become popular not only in medical image analysis but also in various computer vision applications.



# Application background & AI model

# Application

#### Image Background Removal



# AI model



# Application background & AI model

Model Quantization

$$r = S (q - Z)$$

r : real number

q:integer

S:scale

Z : zero point

input/output:uint8

weight:int8

Calculate convolution in integer

$$r_3 = \sum r_1 r_2$$



$$S_3(q_3-Z_3) = \sum S_1(q_1-Z_1) S_2(q_2-Z_2)$$



$$q_3 = Z_3 + M \sum S_1(q_1 - Z_1) S_2(q_2 - Z_2)$$

right shift n bit

$$M = \frac{S_1 S_2}{S_3} = 2^{-n} M_0$$

## AI model

Unet accelerator architecture



Page. 24

## AI model

Unet accelerator – NFU(Neural Function Unit)



# **Distinct Specification**

- Support 3 kinds of convolution and maxpooling
  - 1. 1x1 convolution
  - 2. 3x3 convolution
  - 3. up-convolution
  - 4. 2x2 maxpooling
- Frame/sec (U18 process)
  - 1. only Unet accelerator: 2 Frame/sec
  - 2. whole system: 0.23 Frame/sec

# **Distinct Specifications**

- Size of Storage Units
  - Units directly connected on AXI

| DRAM | ROM  | Sensor | IM   | DM   |
|------|------|--------|------|------|
| 33MB | 16KB | 200KB  | 64KB | 64KB |

Units within the accelerator

|        | Ifmap | Weight | Ofmap |
|--------|-------|--------|-------|
| Buffer | 16KB  | 32KB   | 1KB   |
| SRAM   | 128KB | 72KB   | None  |

# System Architecture





- CPU
  - ➤ 32-bit 5-stage RISC-V
  - RV32I \ M extension
  - > IM, DM Cache
- AXI4
  - Read Burst length up to 16
- ROM
  - Store booting program
- DRAM
  - Store program and accelerator data

# System Architecture – DRAM mapping

1. Loading the RGB image and weight parameter into DRAM at first.

2. Due to Unet concatenation property, DRAM region is required to

store the previous output feature map.



# System Architecture – CPU call accelerator to start



The CPU will initiate
 Unet accelerator to
 begin inference via the
 AIX write channel.

CPU wait for interrupt.

# System Architecture – Accelerator call external interrupt



- Accelerator acts as an AXI
  master, directly reading
  and writing DRAM data.
- Upon completion of all inference, the accelerator sends an external interrupt to the CPU.

# System Architecture – CPU start to image matting



Upon receiving an
 external interrupt, the
 CPU start to do image
 matting.

 The grayscale mask and original RGB data
 already stored in DRAM.

- Direct Convolution
  - Assume U is 1, P is 1 E=H, F=W.

#### Ofmap parameters:

$$E = F = (H-R+2P+U)/U$$
, if H=W.

Where P is #padding, U is stride.

| Shape Parameter | Description                           |  |  |
|-----------------|---------------------------------------|--|--|
| N               | batch size of 3D fmaps                |  |  |
| M               | # of 3D filters / # of ofmap channels |  |  |
| C               | # of ifmap/filter channels            |  |  |
| H/W             | ifmap plane height/width              |  |  |
| RIS             | filter plane height/width             |  |  |
| E/F             | ofmap plane height/width              |  |  |



- Input stationary data flow to reduce ifmap data movement
  - Same chunk of ifmap is reused multiple times across M channel.



- Loop tiling to alleviate data movement.
- Memory hierarchy
  - Buffer level
  - SRAM level



|         |       | INPUT     |          |            |         |      |
|---------|-------|-----------|----------|------------|---------|------|
|         | layer | (H) hight | (W)wdith | (C)channel | size    | KB   |
| conv    | 1     | 256       | 256      | 3          | 196608  | 192  |
| conv    | 2     | 256       | 256      | 16         | 1048576 | 1024 |
| maxpool | 3     |           |          | 0          | 0       | 0    |
| conv    | 4     | 128       | 128      | 16         | 262144  | 256  |
| conv    | 5     | 128       | 128      | 32         | 524288  | 512  |
| maxpool | 6     | 0         | 0        | 0          | 0       | 0    |
| conv    | 7     | 64        | 64       | 32         | 131072  | 128  |
| conv    | 8     | 64        | 64       | 64         | 262144  | 256  |
| maxpool | 9     | 0         | 0        | 0          | 0       | 0    |
| conv    | 10    | 32        | 32       | 64         | 65536   | 64   |
| conv    | 11    | 32        | 32       | 128        | 131072  | 128  |
| maxpool | 12    | 0         | 0        | 0          | 0       | 0    |
| conv    | 13    | 16        | 16       | 128        | 32768   | 32   |
| conv    | 14    | 16        | 16       | 256        | 65536   | 64   |

Layer2 input is 1024KB

#### Layer14 weight is 576KB!

|         |       | WEIGHT      |           |          |            |          |        |          |
|---------|-------|-------------|-----------|----------|------------|----------|--------|----------|
|         | layer | kernel size | (R) hight | (S)wdith | (C)channel | M)filter | size   | KB       |
| conv    | 1     | 3           | 3         | 3        | 3          | 16       | 432    | 0.421875 |
| conv    | 2     | 3           | 3         | 3        | 16         | 16       | 2304   | 2.25     |
| maxpool | 3     |             | 0         | 0        |            | 0        | 0      | 0        |
| conv    | 4     | 3           | 3         | 3        | 16         | 32       | 4608   | 4.5      |
| conv    | 5     | 3           | 3         | 3        | 32         | 32       | 9216   | 9        |
| maxpool | 6     |             | 0         | 0        |            | 0        | 0      | 0        |
| conv    | 7     | 3           | 3         | 3        | 32         | 64       | 18432  | 18       |
| conv    | 8     | 3           | 3         | 3        | 64         | 64       | 36864  | 36       |
| maxpool | 9     |             | 0         | 0        |            | 0        | 0      | 0        |
| conv    | 10    | 3           | 3         | 3        | 64         | 128      | 73728  | 72       |
| conv    | 11    | 3           | 3         | 3        | 128        | 128      | 147456 | 144      |
| maxpool | 12    |             | 0         | 0        |            | 0        | 0      | 0        |
| conv    | 13    | 3           | 3         | 3        | 128        | 256      | 294912 | 288      |
| conv    | 14    | 3           | 3         | 3        | 256        | 256      | 589824 | 576      |

Ifmap SRAM tiling, tiling size Th,Tw,C.

```
for(int hh=0; hh<H; hh+=(Th)) begin</pre>
    for(int ww=0; ww<W; ww+=(Tw)) begin</pre>
        ifmap sram = load ifmap sram(); // load ifmap chunk into ifmap SRAM
        for(int mmm=0; mmm<M; mmm+=Tmm) begin</pre>
            weight sram = load weight sram(); // load weight chunk into weight SRAM
            for(int h=hh; h<hh+Th; h+=stride) begin</pre>
                 for(int w=ww; w<ww+Tw; w+=stride) begin</pre>
                     ifmap buffer = load ifmap buffer(); // load a sliding window of ifmap into buffer
                     mm_end = (M<Tmm) ? M : (Tmm+mmm);</pre>
                     for(int mm=mmm; mm < mm end; mm+=Tm) begin</pre>
                         weight buffer = load weight buffer(); // load a sliding window of weight into buffer
                         for(int r=0; r<R; r++) begin
                              for(int s=0; s<S; s++) begin</pre>
                                  for(int i=0; i<entry; i++) begin</pre>
                                      // COMPUTATION
                                                                                              NFU\
                              end
                                                                                              Buffer
                                                                                              SRAM
                 end
            end
                                                                                              DRAM
        end
    end
```



Wight SRAM tiling, tiling size R,S,C,Tmm.

```
for(int hh=0; hh<H; hh+=(Th)) begin
    for(int ww=0; ww<W; ww+=(Tw)) begin</pre>
        ifmap_sram = load_ifmap_sram(); // load ifmap chunk into ifmap SRAM
        for(int mmm=0: mmm<M: mmm+=Tmm) begin</pre>
            weight sram = load weight sram(); // load weight chunk into weight SRAM
            for(int h=hh; h<hh+Th; h+=stride) begin</pre>
                 for(int w=ww; w<ww+Tw; w+=stride) begin</pre>
                     ifmap buffer = load ifmap buffer(); // load a sliding window of ifmap into buffer
                     mm_end = (M < Tmm) ? M : (Tmm+mmm);
                     for(int mm=mmm; mm < mm end; mm+=Tm) begin</pre>
                         weight buffer = load weight buffer(); // load a sliding window of weight into buffer
                         for(int r=0; r<R; r++) begin</pre>
                             for(int s=0; s<S; s++) begin</pre>
                                 for(int i=0; i<entry; i++) begin</pre>
                                      // COMPUTATION
                                                                                           /NFU
                              end
                                                                                           Buffer
                                                                                          SRAM
                 end
            end
                                                                                          DRAM
        end
    end
```

C/Tc = entry



This is a chunk of weight

Ifmap buffer tiling, tiling size R,S,C.

```
for(int hh=0; hh<H; hh+=(Th)) begin</pre>
    for(int ww=0; ww<W; ww+=(Tw)) begin</pre>
        ifmap_sram = load_ifmap_sram(); // load ifmap chunk into ifmap SRAM
        for(int mmm=0; mmm<M; mmm+=Tmm) begin</pre>
            weight sram = load weight sram(); // load weight chunk into weight SRAM
            for(int h=hh; h<hh+Th; h+=stride) begin</pre>
                 for(int w=ww; w<ww+Tw; w+=stride) begin</pre>
                    ifmap buffer = load ifmap buffer(); // load a sliding window of ifmap into buffer
                    mm_end = (M<Imm) ? M : (Imm+mmm);
                     for(int mm=mmm; mm < mm end; mm+=Tm) begin</pre>
                         weight buffer = load weight buffer(); // load a sliding window of weight into buffer
                         for(int r=0; r<R; r++) begin
                             for(int s=0; s<S; s++) begin</pre>
                                 for(int i=0; i<entry; i++) begin</pre>
                                      // COMPUTATION
                                                                                         NFU\
                             end
                                                                                         Buffer
                                                                                        SRAM
                 end
            end
                                                                                        DRAM
        end
```

This is a sliding window in a ifmap chunk



Wight buffer tiling, tiling size R,S,C,Tm.

```
for(int hh=0; hh<H; hh+=(Th)) begin</pre>
    for(int ww=0; ww<W; ww+=(Tw)) begin</pre>
        ifmap_sram = load_ifmap_sram(); // load ifmap chunk into ifmap SRAM
        for(int mmm=0; mmm<M; mmm+=Tmm) begin</pre>
            weight sram = load weight sram(); // load weight chunk into weight SRAM
            for(int h=hh; h<hh+Th; h+=stride) begin</pre>
                 for(int w=ww; w<ww+Tw; w+=stride) begin</pre>
                     ifmap buffer = load ifmap buffer(); // load a sliding window of ifmap into buffer
                     mm_end = (M < Tmm) ? M : (Tmm+mmm);
                     for(int mm=mmm; mm < mm end; mm+=Tm) begin</pre>
                         weight buffer = load weight buffer(); // load a sliding window of weight into buffer
                         for(int r=0; r<R; r++) begin
                             for(int s=0; s<S; s++) begin</pre>
                                 for(int i=0; i<entry; i++) begin</pre>
                                      // COMPUTATION
                              end
                                                                                            Buffer
                                                                                           SRAM
                 end
            end
                                                                                           DRAM
        end
```



This is a sliding window in a weight chunk

Loop nest with tiling.

```
for(int hh=0; hh<H; hh+=(Th)) begin</pre>
    for(int ww=0; ww<W; ww+=(Tw)) begin</pre>
       ifmap_sram = load_ifmap_sram(); // load ifmap chunk into ifmap SRAM
       for(int mmm=0: mmm<M: mmm+=Tmm) begin</pre>
           weight sram = load weight sram(); // load weight chunk into weight SRAM
           for(int h=hh; h<hh+Th; h+=stride) begin</pre>
                for(int w=ww: w<ww+Tw: w+=stride) begin
                   ifmap buffer = load ifmap buffer(); // load a sliding window of ifmap into buffer
                   mm_end = (M<Imm) ? M : (Imm+mmm);</pre>
                   for(int mm=mmm; mm < mm end; mm+=Tm) begin</pre>
                        weight buffer = load weight buffer(); // load a sliding window of weight into buffer
                        for(int r=0; r<R; r++) begin
                            for(int s=0; s<S; s++) begin</pre>
                                for(int i=0; i<entry; i++) begin</pre>
                                    // COMPUTATION
                    end
                              Partial sums are accumulated in a sliding window
                end
            end
                              A sliding window contains whole C dimension.
        end
```

The operation changing frequency from large to small is 4,3,2,1. Therefore, once ifmap chunk is loaded into SRAM, it will not move until it has done all the computation with M filters.

C/Tc = entry

- Storage unit size(total=2.25+81+36+144KB = 263.25KB)
  - Select Tm = 16, Tc = 16.
  - Th = Tw = 16. Tmm = 64.

| Storage Unit | Ifmap                                                                           | Filter(MemGen)                                                                                                          | Ofmap                                        |
|--------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| Buffer       | R*S*C<br>3*3*256=9/4KB<br>Macro:128 (bits/byte)*144(words)<br>#Macro = 1        | R*S*Tm*C<br>3*3*16*256=36KB<br>Macro: 128(bits/byte)*144(words)<br>#Macros = 16                                         | Tm*(Th-2)+Tm*2=288<br>bytes<br>(16*16+16+16) |
| SRAM         | Th*Tw*C<br>18*18*256=81KB<br>Macro:128byte(bits/byte)*5184(words)<br>#Macro = 2 | R*S*Tmm*C<br>3*3*64*256=144KB<br>Macro:<br>16byte*(C/Tc)*(Tmm/Tm)*R*S<br>=128byte(bits/byte)*576(words)<br>#Macros = 16 |                                              |
| DRAM         | H*W*C                                                                           | R*S*M*C                                                                                                                 | E*F*M                                        |

- Storage unit size(total=2.25+81+36+144KB = 263.25KB)
  - Select Tm = 16, Tc = 16.
  - Th = Tw = 16. Th=Tw=16. Tmm = 64.



ifmap

weight

# **Simulation Results**

- RTL
- Synthesis
- APR









Result