

# Edge-triggered J-K flip-flop

The **J-K flip-flop** is versatile and is a widely used type of flip-flop. The functioning of the J-K flip-flop is identical to that of the S-R flip-flop in the SET, RESET, and no-change conditions of operation. The difference is that the J-K flip-flop has no invalid state as does the S-R flip-flop.







# Edge-triggered J-K flip-flop Operation

#### **When JK= 10**

Let's assume that the flip-flop in Figure 7–23 is RESET and that the J input is HIGH and the K input is LOW rather than as shown. When a clock pulse occurs, a leading-edge spike indicated by ① is passed through gate  $G_1$  because  $\overline{Q}$  is HIGH and J is HIGH. This will cause the latch portion of the flip-flop to change to the SET state. The flip-flop is now SET.





#### When JK= 01

If you make J LOW and K HIGH, the next clock spike indicated by ② will pass through gate  $G_2$  because Q is HIGH and K is HIGH. This will cause the latch portion of the flip-flop to change to the RESET state.





#### **When JK= 00**

If you apply a LOW to both the *J* and *K* inputs, the flip-flop will stay in its present state when a clock pulse occurs. A LOW on both *J* and *K* results in a *no-change* condition.





#### When JK= 11

So far, the logical operation of the J-K flip-flop is the same as that of the S-R type in the SET, RESET, and no-change modes. The difference in operation occurs when both the J and K inputs are HIGH. To see this, assume that the flip-flop is RESET. The HIGH on the  $\overline{Q}$  enables gate  $G_1$ , so the clock spike indicated by ③ passes through to set the flip-flop. Now there is a HIGH on Q, which allows the next clock spike to pass through gate  $G_2$  and reset the flip-flop.



As you can see, on each successive clock spike, the flip-flop changes to the opposite state. This mode is called **toggle** operation. Figure 7–23 illustrates the transitions when the flip-flop is in the toggle mode. A J-K flip-flop connected for toggle operation is sometimes called a *T flip-flop*.





| INPUTS |   |     | OUTPUTS          |                  |           |  |
|--------|---|-----|------------------|------------------|-----------|--|
| J      | K | CLK | Q                | Q                | COMMENTS  |  |
| 0      | 0 | 1   | $Q_0$            | $\overline{Q}_0$ | No change |  |
| 0      | 1 | 1   | 0                | 1                | RESET     |  |
| 1      | 0 | 1   | 1                | 0                | SET       |  |
| 1      | 1 | 1   | $\overline{Q}_0$ | $Q_0$            | Toggle    |  |

 $<sup>\</sup>uparrow$  = clock transition LOW to HIGH

 $Q_0$  = output level prior to clock transition





| INPUTS |   | OUTPUTS |                  |                  |           |
|--------|---|---------|------------------|------------------|-----------|
| j      | Κ | CLK     | Q                | Q                | COMMENTS  |
| 0      | 0 | 1       | $Q_0$            | $\overline{Q}_0$ | No change |
| 0      | 1 | 1       | 0                | 1                | RESET     |
| 1      | 0 | 1       | 1                | 0                | SET       |
| 1      | 1 | 1       | $\overline{Q}_0$ | $Q_0$            | Toggle    |









# T flip-flop

A T flip-flop can only maintain or complement its current state.



| С | Т | Q <sub>next</sub>     |
|---|---|-----------------------|
| 0 | х | No change             |
| 1 | 0 | No change             |
| 1 | 1 | Q' <sub>current</sub> |



# Characteristic tables

- The tables that we've made so far are called characteristic tables.
  - They show the next state Q(t+1) in terms of the current state Q(t) and the inputs.
  - For simplicity, the control input C is usually not listed.
  - Again, these tables don't indicate the positive edge-triggered nature of the flip-flops.

| D | Q(t+1) | Operation |
|---|--------|-----------|
| 0 | 0      | Reset     |
| 1 | 1      | Set       |

| J | K | Q(t+1) | Operation  |
|---|---|--------|------------|
| 0 | 0 | Q(t)   | No change  |
| 0 | 1 | 0      | Reset      |
| 1 | 0 | 1      | Set        |
| 1 | 1 | Q'(t)  | Complement |

| Т | Q(t+1) | Operation  |
|---|--------|------------|
| 0 | Q(t)   | No change  |
| 1 | Q'(t)  | Complement |



# Characteristic equations

We can also write characteristic equations, where the next state Q(t+1) is defined in terms of the current state Q(t) and the flip-flop inputs.

| D | Q(t+1) | Operation |
|---|--------|-----------|
| 0 | 0      | Reset     |
| 1 | 1      | Set       |

$$Q(t+1) = D$$

| J | K | Q(t+1) | Operation  |  |
|---|---|--------|------------|--|
| 0 | 0 | Q(t)   | No change  |  |
| 0 | 1 | 0      | Reset      |  |
| 1 | 0 | 1      | Set        |  |
| 1 | 1 | Q'(t)  | Complement |  |

$$Q(t+1) = K'Q(t) + JQ'(t)$$

$$Q(t+1) = T'Q(t) + TQ'(t)$$
$$= T \oplus Q(t)$$



# Flip-flop review

# Flip-flops

# \_\_D Q \_\_ → C Q >\_

#### Characteristic tables

| D | Q(t+1) | Operation |
|---|--------|-----------|
| 0 | 0      | Reset     |
| 1 | 1      | Set       |

## Characteristic equations

$$Q(t+1) = D$$



| J | K | Q(t+1) | Operation  |  |
|---|---|--------|------------|--|
| 0 | 0 | Q(t)   | No change  |  |
| 0 | 1 | 0      | Reset      |  |
| 1 | 0 | 1      | Set        |  |
| 1 | 1 | Q'(t)  | Complement |  |

$$Q(t+1) = K'Q(t) + JQ'(t)$$

$$Q(t+1) = T \oplus Q(t)$$



### **Master-Slave Flip Flop**

A Master-Slave Flip-flop is constructed from two separate flip-flops. One circuit serves as a Master and the other as a Slave.





#### The Master-Slave JK Flip-flop

• The outputs from Q and Q from the "Slave" flip-flop are fed back to the inputs of the "Master" with the outputs of the "Master" flip-flop being connected to the two inputs of the "Slave" flip-flop. This feedback configuration from the slave's output to the master's input gives the characteristic toggle of the JK flip-flop as shown below.





The circuit accepts the value in the input when the clock is HIGH, and passes the data to the output on the falling-edge of the clock signal.





# Asynchronous Preset and Clear Inputs

For the flip-flops just discussed, the S-R, D, and J-K inputs are called *synchronous in*puts because data on these inputs are transferred to the flip-flop's output only on the triggering edge of the clock pulse; that is, the data are transferred synchronously with the clock.

Most integrated circuit flip-flops also have **asynchronous** inputs. These are inputs that affect the state of the flip-flop *independent of the clock*. They are normally labeled **preset** (PRE) and **clear** (CLR), or *direct set*  $(S_D)$  and *direct reset*  $(R_D)$  by some manufacturers. An active level on the preset input will set the flip-flop, and an active level on the clear input will reset it.



puts work. As you can see, they are connected so that they override the effect of the synchronous inputs, J, K, and the clock.



#### **EXAMPLE 7-8**

For the positive edge-triggered J-K flip-flop with preset and clear inputs in Figure 7–28, determine the *Q* output for the inputs shown in the timing diagram in part (a) if *Q* is initially LOW.



- 1. During clock pulses 1, 2, and 3, the preset  $(\overline{PRE})$  is LOW, keeping the flip-flop SET regardless of the synchronous J and K inputs.
- 2. For clock pulses 4, 5, 6, and 7, toggle operation occurs because J is HIGH, K is HIGH, and both  $\overline{PRE}$  and  $\overline{CLR}$  are HIGH.
- For clock pulses 8 and 9, the clear (CLR) input is LOW, keeping the flip-flop RESET regardless of the synchronous inputs.



# FLIP-FLOP APPLICATIONS

three general applications of flip-flops are

Parallel Data Storage

Frequency Division

Counting



# Parallel Data Storage

- Flip flops store outputs from combinational logic.
- Multiple flops can store a collection of data



\*After occurrence of NGT







# Frequency Division

Another application of a flip-flop is dividing (reducing) the frequency of a periodic waveform. When a pulse waveform is applied to the clock input of a J-K flip-flop that is connected to toggle (J = K = 1), the Q output is a square wave with one-half the frequency of the clock input. Thus, a single flip-flop can be applied as a divide-by-2 device, as is illustrated in Figure 7–37. As you can see, the flip-flop changes state on each triggering clock edge (positive edge-triggered in this case). This results in an output that changes at half the frequency of the clock waveform.







Further division of a clock frequency can be achieved by using the output of one flip-flop as the clock input to a second flip-flop, as shown in Figure 7–38. The frequency of the  $Q_A$  output is divided by 2 by flip-flop B. The  $Q_B$  output is, therefore, one-fourth the frequency of the original clock input. Propagation delay times are not shown on the timing diagrams.





By connecting flip-flops in this way, a frequency division of  $2^n$  is achieved, where n is the number of flip-flops. For example, three flip-flops divide the clock frequency by  $2^3 = 8$ ; four flip-flops divide the clock frequency by  $2^4 = 16$ ; and so on.



#### **EXAMPLE 7-10**

Develop the  $f_{\text{out}}$  waveform for the circuit in Figure 7–39 when an 8 kHz square wave input is applied to the clock input of flip-flop A.







# Counting

Another important application of flip-flops is in digital counters

Both flip-flops are initially RESET. Flip-flop A toggles on the negative-going transition of each clock pulse. The Q output of flip-flop A clocks flip-flop B, so each time  $Q_A$  makes a HIGH-to-LOW transition, flip-flop B toggles. The resulting  $Q_A$  and  $Q_B$  waveforms are shown in the figure.





#### **EXAMPLE 7-11**

Determine the output waveforms in relation to the clock for  $Q_A$ ,  $Q_B$ , and  $Q_C$  in the circuit of Figure 7–42 and show the binary sequence represented by these waveforms.







#### FLIP-FLOP OPERATING CHARACTERISTICS

The performance, operating requirements, and limitations of flip-flops are specified by several operating characteristics or parameters found on the data sheet for the device. Generally, the specifications are applicable to all CMOS and TTL flip-flops.

#### **Propagation Delay Times**

A **propagation delay time** is the interval of time required after an input signal has been applied for the resulting output change to occur. Four categories of propagation delay times are important in the operation of a flip-flop.

1. Propagation delay  $t_{PEH}$  as measured from the triggering edge of the clock pulse to the LOW-to-HICH transition of the output. This delay is illustrated in Figure 7–32(a).





 Propagation delay t<sub>PHL</sub> as measured from the triggering edge of the clock pulse to the HIGH-to-LOW transition of the output. This delay is illustrated in Figure 7–32(b).



- Propagation delay t<sub>PL</sub> as measured from the leading edge of the preset input to the LOW-to-HIGH transition of the output. This delay is illustrated in Figure 7–33(a) for an active-LOW preset input.
- 4. Propagation delay t<sub>PHL</sub> as measured from the leading edge of the clear input to the HIGH-to-LOW transition of the output. This delay is illustrated in Figure 7–33(b) for an active-LOW clear input.



# Set-up Time

The **set-up time**  $(t_s)$  is the minimum interval required for the logic levels to be maintained constantly on the inputs (J and K, or S and R, or D) prior to the triggering edge of the clock pulse in order for the levels to be reliably clocked into the flip-flop. This interval is illustrated in Figure 7–34 for a D flip-flop.





#### **Hold Time**

The **hold time**  $(t_h)$  is the minimum interval required for the logic levels to remain on the inputs after the triggering edge of the clock pulse in order for the levels to be reliably clocked into the flip-flop. This is illustrated in Figure 7–35 for a D flip-flop.



# Maximum Clock Frequency

The maximum clock frequency  $(f_{\text{max}})$  is the highest rate at which a flip-flop can be reliably triggered. At clock frequencies above the maximum the flip-flop would be unable to respond quickly enough, and its operation would be impaired.

#### Pulse Widths

Minimum pulse widths  $(t_w)$  for reliable operation are usually specified by the manufacturer for the clock, preset, and clear inputs. Typically, the clock is specified by its minimum HIGH time and its minimum LOW line.

# **Power Dissipation**

The **power dissipation** of any digital circuit is the total power consumption of the device. For example, if the rip flee operates on a +5 V dc source and draws 5 mA of current, the power dissipation is

$$P = V_{CC} \times I_{CC} = 5 \text{ V} \times 5 \text{ mA} = 25 \text{ mW}$$



# Comparison of Specific Flip-Flops

|                                         | CN       | 105     | TTL     |         |
|-----------------------------------------|----------|---------|---------|---------|
| PARAMETER                               | 74HC74A  | 74AHC74 | 74LS74A | 74F74   |
| $t_{PHL}$ (CLK to $Q$ )                 | 17 ns    | 4.6 is  | 40 ns   | 6.8 ns  |
| $t_{PLH}$ (CLK to $Q$ )                 | 17 ns    | 4.6 is  | 25 ns   | 8.0 ns  |
| $t_{PHL}(\overline{CLR} \text{ to } Q)$ | 18 ns    | 4.8 ns  | 40 ns   | 9.0 ns  |
| $t_{PLH}(\overline{PRE} \text{ to } Q)$ | 18 ns    | 4.8 ns  | 25 ns   | 6.1 ns  |
| $t_s$ (set-up time)                     | 14-s O   | 5.0 ns  | 20 ns   | 2.0 ns  |
| $t_h$ (hold time)                       | 20.18    | 0.5 ns  | 5 ns    | 1.0 ns  |
| t <sub>W</sub> (CLK HIGH)               | 19 ns    | 5.0 ns  | 25 ns   | 4.0 ns  |
| $t_W$ (CLK LOW)                         | 10 ns    | 5.0 ns  | 25 ns   | 5.0 ns  |
| $t_W(\overline{CLR}/\overline{PRE})$    | 10 ns    | 5.0 ns  | 25 ns   | 4.0 ns  |
| $f_{ m max}$                            | 35 MHz   | 170 MHz | 25 MHz  | 100 MHz |
| Power, quiescent                        | 0.012 mW | 1.1 mW  |         |         |
| Power, 50% duty cycle                   |          |         | 44 mW   | 88 mW   |



# **Reference:**

Mixed contents from books by Floyd; Mano; Vahid And Howard.

**Acknowledgement:** 

**Nafiz Ahmed Chisty** 



# Thanks