#### 555 Final Report

Milestone 3- KOLDER, LU

- 1. We believe that the layout could have been improved. There is a decent amount of unused white space due to the modularization of our design. The routing in our design is quite good and does not stand for much improvement due to only M1 and M2 layers being used. Perhaps some routes could have been decreased in length. Optimization will focus on decreasing the area of our neuron. The critical path passes through a multiplier, ADDER2, ADDER3 and finally the mux. Thanks to the modularization of our design and arrangement of cells these routing length and distance between these cells has been minimized to optimize the critical path.
- 2. The optimization has resulted in a decreased area of our cell by around 15%.
- 3. DRC and LVS screenshots of submodules and total neuron are below.
- 4. Calibre Extraction of neuron is below.
- 5. The parasitic capacitance of the pre optimized neuron was 2.2909 e-16 f and the parasitic capacitance of the optimized neuron was 2.2909 e-16 f. The parasitic capacitance did not change.
- 6. The final area of our design is 22.57 square micrometers

#### ADDER2 DRC



#### **ADDER2 LVS**



#### **ADDER3 DRC**



#### **ADDER3 LVS**



#### Mult DRC



#### Mult LVS



## **MUX DRC**



#### **MUX LVS**



#### **Neuron DRC**



#### **Neuron LVS**



#### Calibre Extraction for Neuron



#### Testbench with load



#### Testbench with inputs



## Input and Output Waveform



#### Compilation of example inputs and expected output



## Delay of critical path

T = 112.99 ps

F = 8.85 GHz



Area of Cell

22.57 Square Micrometers

# Neuron Schematic



# Neuron Optimized Layout

