# External Adjustment for Atmel/e2v iADC

Hong Chen, Mark Wagner August 4, 2010

### 1.Introduction

With interleaving ADC's, higher sampling rates can be achieved, but in the process of interleaving, multiple matching problems may occur and prevent the interleaved ADC's from working as desired. This memo investigates this issue on a dual 8-bit 1Gsps ADC board(AT84AD001B)<sup>1</sup> made by e2v and implements python code, which adjust the ADC gain, offset and delay for significant improvements in performance.

A wiki page containing all source code mentioned in this memo has been created. (<a href="https://casper.berkeley.edu/wiki/External\_Adjustment\_for\_the\_Atmel\_iADC">https://casper.berkeley.edu/wiki/External\_Adjustment\_for\_the\_Atmel\_iADC</a>)

#### 2.Simulation

The three most common types of mismatches in a dual interleaved ADC are: Gain mismatch, Offset (DC bias), and Phase difference.

The Matlab code (adc\_simulation.m

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#Simulation) performs the simulation for all three types of effect simultaneously and plots the spectrum to show the result. This allows us to be able to identify the error caused by offset, gain and delay when we are performing actual measurement and gives us a better idea of what we're looking for.

Datasheets are also available at

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#Datasheet

<sup>1.</sup> More information about the iADC, including data sheet, schematics, layouts, etc. is available at <a href="http://casper.berkeley.edu/wiki/ADC2x1000-8">http://casper.berkeley.edu/wiki/ADC2x1000-8</a>

### **Conclusion of simulation:**

Letting *Fs* be the combined sampling rate and *freq* be the input frequency of the test tone, we observe that:

1. The DC bias, or offset mismatch, will result in spikes at 0 Hz and Fs/2 Hz.



2. <u>The gain produces spikes at the position of the supplementary angle, which is Fs/2-freq Hz.</u>



Figure 2-2

**Figure** 

2-1

3. The delay also produces spikes at the position of the supplementary angle, which is Fs/2-freq Hz.



4. When three types of effects are simulated simultaneously, the above statements are still true, and no other significant spikes can be observed.



For more code, analysis and plots:

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#More Simulation

#### 3.Test

To measure the performance of the interleaved ADC's, we connect it to a ROACH board, and run a design which can capture data and write it into shared memory for futher test and analysis on a CPU.

The .mdl file and .bof file for the design:

(https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#Test Design)



The data type coming out from the iADC $^2$  is signed 8.7. In order to put the data into shared memory, we reinterpret it as 8-bit unsigned 8.0. To get the maximal amount of sample points, we concatenate every eight samples and make a 64-bit unsigned number and send it to the CASPER snap64 block $^3$ . We also set the depth for snap64 block to 16, which is the largest integer allowed on ROACH. Now we will get  $8*(2^16)$  sample points in each snapshot.

Once we get the .mdl file compiled successfully, we upload its BOF file to a ROACH board and run it. Interaction with the registers is to be done in python using the CORR and KATCP packages. We read data out from the snap64 block and convert it back to signed 8.7. We then use matlab to analyse the data and plot the spectrum. [Supplement Notes 1]

<sup>2.</sup> See documentation for CASPER adc block at <a href="http://casper.berkeley.edu/wiki/Adc">http://casper.berkeley.edu/wiki/Adc</a>

<sup>3.</sup> See documentation for CASPER snap64 block at <a href="http://casper.berkeley.edu/wiki/Snap64">http://casper.berkeley.edu/wiki/Snap64</a>

#### Test Procedure with Python and Matlab code:

First we put in an arbitrary signal, then read raw data out of the snap64 block and write it to a data file.( <a href="https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#maker.py">https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#maker.py</a>)

We then read the data file, performe an FFT and plot it.

(https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#fft plot.m )



While the frequency for the test tone is 93MHz and the sampling rate is 2GHz, from the plot we observed some relatively high spikes compare to the major spike, which are more than 1 percent. Those spikes are at position 0Hz and 907MHz (= Fs/2 - freq), which match the pattern of our simulation results.

We plot the raw data to verify that both ADCs are working correctly. The plot should have the shape of the sine wave. To look at the raw data, I personally recommend putting in a relatively low frequency signal( $\sim 10 \text{MHz}$ ) to get enough sample points in each cycle. If the shape of the plot doesn't looks good, then the ADC probably is having some issue with hardware.

Matlab Code: https://casper.berkelev.edu/wiki/External Adjustment for the Atmel iADC#zoom.m



Plot Description: Raw data from iADC

Figure 3-3

Figure 3-4~7 show a case when we came across a problematic iADC. Here we can see the two ADCs show very different plots.



v data from input raw data from input with lower frequency input signal



### 4. Set Up

From the test results, we can identify that there are some mismatching issues. The iADC offers internal digital calibration and external adjustment for gain, offset and delay. When the iADC is booted, the internal calibration will be automatically executed. Since after the internal digital calibration, the iADC still has some interleaving issues unresolved according to our test, we would like to adjust it externally to improve performance.

The data sheet for AT84AD001B has descriptions about the iADC's external control features starting on page 37 (page 32 for AT84AD001C)<sup>4</sup>. The registers on the iADC are not readable. In order to adjust them, we use the BORPH 'iadc\_controller' software register. To quote David George:

"To write data D into address A on ADC0, where D0 is the least significant byte and D1 is the most significant:

fpga.blindwrite('iadc\_controller','%c%c%c%c'%(D1,D0,A,0x1),offset=0x4)" 5

A Memo about the 'iadc\_controller' by David George can be found at (<a href="https://casper.berkeley.edu/wiki/images/0/0f/IADC-opb-controller.pdf">https://casper.berkeley.edu/wiki/images/0/0f/IADC-opb-controller.pdf</a>).

The values of address and DATA can be found in data sheet for the iADC.

The Python scripts used for our analysis are listed below:

1.config\_setup.py: <a href="https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#c">https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#c</a> onfig\_setup.py

2.start.py: <a href="https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#start.py">https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#start.py</a>
3.analysis\_function.py:

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#analysis function.py

4.tester.py: <a href="https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#tester.py">https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#tester.py</a>

5.fft\_out: https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#fft out.py

6.iadc.py: <a href="https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#iadc.py">https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#iadc.py</a>
7.auto adjust.py:

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#auto adjust.py

They can also be downloaded <u>here</u>.

For more examples and descriptions, please take a look at

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#iadc.py

<sup>4.</sup> Supplement Notes 1: Making sense of the data sheet

<sup>5.</sup> By David George.

### 5. Adjust

#### Automatic Adjustment:

- 1. Run config\_setup.py to connect to the ROACH board and run the design.
- 2. Run auto\_adjust.py to perform the external adjustment.

#### Adjustment Procedure:

1. <u>Offset mismatch</u><sup>6</sup>: We do this first so that we will get more accurate results in next step where we calculate the sine wave's amplitude.

In order to eliminate offset mismatch to the lowest possible level, we go through loops that adjusts offset compensation and checks the effect after each step until the result is reasonably good. We do this to each ADC separately. To check the effect, our approach is to capture the data, perform an FFT and measure the height of the spike at 0Hz. For each ADC, if the offset is 0, then there shouldn't be a spike at 0Hz.

2. <u>Gain mismatch</u><sup>7</sup>: In this step we also deal with each ADC separately. We find the amplitudes for signals coming from both ADC's by calculating the RMS of the two data streams. We then calculate their difference, and adjust until a best match is found.

To get the smallest step, we adjust the gain by adjusting the "Gain Compensation" feature rather than "Analog gain adjustment".

<sup>6.</sup> Offset Compensation: page 38 in data sheet for AT84AD001B.

<sup>7.</sup> Gain Compensation: page 38 in data sheet for AT84AD001B.

3. <u>Phase mismatch:</u> According to the software simulation, we know that the phase mismatch would result in a spike at the position of the supplementary angle, which is (Fs/2-freq) Hertz.

Figure 5-1



Figure 5-2



For our input signal of 93MHz, we observe a high spike at 907MHz, which is equal to (2GHz/2 - 93MHz). In order to find a best match for the phases, we perform the *Fine Sampling Delay Adjustment*<sup>8</sup> and check the specific spike in each step in our loops.

If all other spikes are low enough to be ignored in comparison to the major spike, then we can assume that the adjustment is successful.

<sup>8.</sup> Fine Sampling Delay Adjustment (FiSDA): page 39 in data sheet for AT84AD001B.

### 6.Result

1. Internal Calibration (either automatically executed or manually initiated):



Figure 6-1

### 2. No Calibration Mode<sup>9</sup>:



Figure 6-2

<sup>9.</sup> No Calibration Mode: page 40/41 in data sheet for AT84AD001B.

### 3. External Adjustment (by running "auto\_adjust.py"):



Figure 6-3

### 4. External Adjustment with different input signals:



### **Conclusion of Adjustment:**

Comparing to the internal calibration, our external adjustment is able to reduce the error by approximately  $60\%\sim85\%$ . After the external adjustment, all other spikes will be at most 0.7% of the height of the major spike.

## 7. Supplement Notes:

### 1. Making sense of the data sheet:

In table 10-3 in data sheet for AT84AD001B/AT84AD001C, the "x's" don't mean "don't care" as we originally thought, but rather mean "not related to this feature".

For example, the first four rows are grouped together, and it shows DATA0 and DATA1 is related to them.

Since we have to write all 16 bits at a time, and the register is not readable, all we can do is figure out what we want for each setting and write corresponding value to that specific bit.

Table 10-3. 3-wire Serial Interface Data Setting Description

| Setting for Address: 000         | D15 | D14 | D13 | D12 | D11 | D10 | D9 <sup>(1)</sup> | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DC |
|----------------------------------|-----|-----|-----|-----|-----|-----|-------------------|----|----|----|----|----|----|----|----|----|
| Full standby mode                | х   | х   | х   | х   | х   | х   | 0                 | х  | х  | Х  | х  | х  | х  | х  | 1  | -1 |
| Standby channel I <sup>(2)</sup> | x   | х   | х   | х   | х   | х   | 0                 | х  | х  | х  | х  | х  | х  | х  | 0  | 1  |
| Standby channel Q <sup>(3)</sup> | х   | х   | х   | х   | х   | х   | 0                 | х  | х  | х  | х  | х  | Х  | х  | 1  | 0  |
| No standby mode                  | х   | Х   | х   | x   | х   | х   | 0                 | X  | х  | х  | х  | х  | х  | х  | 0  | 0  |
| Binary output mode               | x   | х   | х   | х   | х   | х   | 0                 | х  | х  | ×  | х  | х  | х  | 1  | х  | X  |

Figure 7-1

### 2. Issues with "Analog gain adjustment":

We didn't use this feature to adjust the gain of the iADC, but during our testing we found something may be worthwhile to note.

|     | Analog gain adjustment                                         |            |
|-----|----------------------------------------------------------------|------------|
|     | Data7 to Data0: gain channel I Data15 to Data8: gain channel Q | Figure 7-2 |
| 001 | Code 00000000: –1.5 dB                                         |            |
|     | Code 10000000: 0 dB<br>Code 11111111: 1.5 dB                   |            |
|     | Steps: 0.011 dB                                                |            |

As the data sheet states, when DATA code goes from 00000000 to 111111111, the gain should keep increasing. But our testing shows different result. (note: the program takes a few minutes to run)

Code: anag\_gain\_test.py

https://casper.berkeley.edu/wiki/External Adjustment for the Atmel iADC#Supplement Notes Plot:



Figure 7-3

#### Data file:

(click <a href="here">here</a> to download)

1.(format: gain\_vi max\_of\_the\_data )

analog\_gain\_test\_result.txt

2.(format: max\_of\_the\_data)

analog\_gain\_test\_plot.txt

#### 3. About gain compensation:

|     | Gain compensation  Data6 to Data0: channel I/Q (Q is matched to I) | Figure 7-4 |
|-----|--------------------------------------------------------------------|------------|
| 011 | Code 11111111b: -0.315 dB                                          | C          |
|     | Code 10000000b: 0 dB                                               |            |
|     | Code 0000000b: 0 dB                                                |            |
|     | Code 0111111b: 0.315 dB                                            |            |
|     | Steps: 0.005 dB                                                    |            |
|     | Data6: sign bit                                                    |            |

It's worthwhile to note that different from most other settings, gain compensation uses only 7 bits(DATA0 to DATA6), and the example code 10000000b: 0 dB should be 01000000b.

# 8. Acknowledgements:

I want to express my appreciation to David George, Mark Wagner, Dan Werthimer, Daniel Blakley and Edward Wishnow. Without their help and suggestions this Memo wouldn't have been possible.