## Digital Design & Computer Arch.

Lecture 11: Multi-Cycle Microarchitecture Design

Prof. Onur Mutlu

ETH Zürich
Spring 2023
30 March 2023

## Extra Credit Assignment 1: Talk Analysis

- Intelligent Architectures for Intelligent Machines
- Watch and analyze this short lecture (33 minutes)
  - https://www.youtube.com/watch?v=WxHribseelw (Oct 2022)



- Assignment for 1% extra credit
  - Write a good 1-page summary (following our guidelines)
    - What are your key takeaways?
    - What did you learn?
    - What did you like or dislike?
    - Submit your summary to Moodle deadline April 1

## Extra Credit Assignment 2: Moore's Law

- Paper review
- G.E. Moore. "Cramming more components onto integrated circuits," Electronics magazine, 1965

- Optional Assignment for 1% extra credit
  - Write a 1-page review
  - Upload PDF file to Moodle Deadline: April 1

 I strongly recommend that you follow my guidelines for (paper) review (see next slide)

## Extra Credit Assignment 2: Moore's Law

- Guidelines on how to review papers critically
  - Guideline slides: pdf ppt
  - Video: <a href="https://www.youtube.com/watch?v=tOL6FANAJ8c">https://www.youtube.com/watch?v=tOL6FANAJ8c</a>
  - Example reviews on "Main Memory Scaling: Challenges and Solution Directions" (link to the paper)
    - Review 1
    - Review 2
  - Example review on "Staged memory scheduling: Achieving high performance and scalability in heterogeneous systems" (link to the paper)
    - Review 1

## Agenda for Today & Next Few Lectures

- Instruction Set Architectures (ISA): LC-3 and MIPS
- Assembly programming: LC-3 and MIPS
- Microarchitecture (principles & single-cycle uarch)
- Multi-cycle microarchitecture
- Pipelining
- Issues in Pipelining:
  - Control & Data Dependence Handling
  - State Maintenance and Recovery
- Out-of-Order Execution

Problem
Algorithm
Program/Language
System Software
SW/HW Interface
Micro-architecture
Logic
Devices
Electrons

## Readings

#### This week

- Introduction to microarchitecture and single-cycle microarchitecture
  - H&H, Chapter 7.1-7.3
  - P&P, Appendices A and C
- Multi-cycle microarchitecture
  - H&H, Chapter 7.4
  - P&P, Appendices A and C

#### Also this week

- Pipelining
  - H&H, Chapter 7.5
- Pipelining Issues
  - H&H, Chapter 7.7, 7.8.1-7.8.3

## Implementing the ISA: Microarchitecture Basics

### Recall: A Very Basic Instruction Processing Engine

- Each instruction takes a single clock cycle to execute
- Only combinational logic is used to implement instruction execution
  - No intermediate, programmer-invisible state updates

AS = Architectural (programmer visible) state at the beginning of a clock cycle

Process instruction in one clock cycle

AS' = Architectural (programmer visible) state at the end of a clock cycle

## Recall: The Instruction Processing "Cycle"



#### Instruction Processing "Cycle" vs. Machine Clock Cycle

#### Single-cycle machine:

 All six phases of the instruction processing cycle take a single machine clock cycle to complete

#### Multi-cycle machine:

- All six phases of the instruction processing cycle can take multiple machine clock cycles to complete
- In fact, each phase can take multiple clock cycles to complete

## Recall: Single-Cycle Machine

Single-cycle machine



## Recall: Datapath and Control Logic

- An instruction processing engine consists of two components
  - Datapath: Consists of hardware elements that deal with and transform data signals
    - functional units that operate on data
    - hardware structures (e.g., wires, muxes, decoders, tri-state bufs) that enable the flow of data into the functional units and registers
    - storage units that store data (e.g., registers)
  - Control logic: Consists of hardware elements that determine control signals, i.e., signals that specify what the datapath elements should do to the data

## A Single-Cycle Microarchitecture From the Ground Up

## Single-Cycle Control Logic

### Single-Cycle Uarch I (We Developed in Lectures)



## Single-Cycle Uarch II (In Your Readings)



## Evaluating the Single-Cycle Microarchitecture

## A Single-Cycle Microarchitecture

Is this a good idea/design?

When is this a good design?

When is this a bad design?

How can we design a better microarchitecture?

## Performance Analysis Basics

## Recall: Performance Analysis Basics

- Execution time of a single instruction
  - □ {CPI} x {clock cycle time}
    - CPI: Number of cycles it takes to execute an instruction
- Execution time of an entire program
  - Sum over all instructions [{CPI} x {clock cycle time}]
  - | \( \psi \) \( \text{for instructions} \) \( \text{x {clock cycle time}} \)

- How fast is my program?
  - Every program consists of a series of instructions
  - Each instruction needs to be executed

- How fast is my program?
  - Every program consists of a series of instructions
  - Each instruction needs to be executed
- How fast are my instructions?
  - Instructions are realized on the hardware
  - Each instruction can take one or more clock cycles to complete
  - Cycles per Instruction = CPI

#### How fast is my program?

- Every program consists of a series of instructions
- Each instruction needs to be executed

#### How fast are my instructions?

- Instructions are realized on the hardware
- Each instruction can take one or more clock cycles to complete
- Cycles per Instruction = CPI

#### How long is one clock cycle?

- The critical path determines how much time one cycle requires = clock period
- 1/clock period = clock frequency = how many clock cycles are in each second

#### As a general formula

- Our program consists of executing N instructions
- Our processor needs CPI cycles (on average) for each instruction
- The clock frequency of the processor is f
  - $\rightarrow$  the clock period is therefore T=1/f

- As a general formula
  - Our program consists of executing N instructions
  - Our processor needs CPI cycles (on average) for each instruction
  - The clock frequency of the processor is f
    - → the clock period is therefore T=1/f

Our program executes in

$$N \times CPI \times (1/f) =$$

N x CPI x T seconds

# Performance Analysis of Our Single-Cycle Design

## A Single-Cycle Microarchitecture: Analysis

- Every instruction takes 1 cycle to execute
  - CPI (Cycles per instruction) is strictly 1
- How long each instruction takes is determined by how long the slowest instruction takes to execute
  - Even though many instructions do not need that long to execute
- Clock cycle time of the microarchitecture is determined by how long it takes to complete the slowest instruction
  - Critical path of the design is determined by the processing time of the slowest instruction

#### What is the Slowest Instruction to Process?

- Let's go back to the basics
- All six phases of the instruction processing cycle take a single machine clock cycle to complete
- Fetch
- Decode
- Evaluate Address
- Fetch Operands
- Execute
- Store Result

- 1. Instruction fetch (IF)
- 2. Instruction decode and register operand fetch (ID/RF)
- 3. Execute/Evaluate memory address (EX/AG)
- 4. Memory operand fetch (MEM)
- 5. Store/writeback result (WB)

Does every instruction take the same time (latency) to complete?

### Let's Find the Critical Path



Elsevier. ALL RIGHTS RESERVED.]

## Example Single-Cycle Datapath Analysis

- Assume (for the design in the previous slide)
  - memory units (read or write): 200 ps
  - ALU and adders: 100 ps
  - register file (read or write): 50 ps
  - other logic or wire delay: 0 ps

| steps     | IF  | ID | EX  | MEM | WB | Delay |
|-----------|-----|----|-----|-----|----|-------|
| resources | mem | RF | ALU | mem | RF |       |
| R-type    | 200 | 50 | 100 |     | 50 | 400   |
| l-type    | 200 | 50 | 100 |     | 50 | 400   |
| LW        | 200 | 50 | 100 | 200 | 50 | 600   |
| SW        | 200 | 50 | 100 | 200 |    | 550   |
| Branch    | 200 | 50 | 100 |     |    | 350   |
| Jump      | 200 |    |     |     |    | 200   |

### Let's Find the Critical Path



Elsevier. ALL RIGHTS RESERVED.]

## R-Type and I-Type ALU









### Branch Taken





2004 Elsevier. ALL RIGHTS RESERVED.]

## Example Single-Cycle Datapath Analysis

- Assume (for the design in the previous slide)
  - memory units (read or write): 200 ps
  - ALU and adders: 100 ps
  - register file (read or write): 50 ps
  - other logic or wire delay: 0 ps

| steps     | IF  | ID | EX  | MEM | WB | Delay |
|-----------|-----|----|-----|-----|----|-------|
| resources | mem | RF | ALU | mem | RF |       |
| R-type    | 200 | 50 | 100 |     | 50 | 400   |
| l-type    | 200 | 50 | 100 |     | 50 | 400   |
| LW        | 200 | 50 | 100 | 200 | 50 | 600   |
| SW        | 200 | 50 | 100 | 200 |    | 550   |
| Branch    | 200 | 50 | 100 |     |    | 350   |
| Jump      | 200 |    |     |     |    | 200   |

## What About Control Logic?

- How does that affect the critical path?
- Food for thought for you:
  - Can control logic be on the critical path?
  - Historical example:
    - CDC 5600: control store access took too long...

### What is Really the Slowest Instruction to Process?

- Real world: Memory is slow (not magic)
- What if memory sometimes takes 150ns to access?
- Does it make sense to have a simple register to register add or jump to take {150ns + all else to perform a memory operation}?
- And, what if you need to access memory more than once to process an instruction?
  - Which instructions require this?
  - Do you provide multiple ports to memory?

## Single Cycle uArch: Complexity

#### Contrived

All instructions run as slow as the slowest instruction

#### Inefficient

- All instructions run as slow as the slowest instruction
- Must provide worst-case combinational resources in parallel as required by any instruction
- Need to replicate a resource if it is needed more than once by an instruction during different parts of the instruction processing cycle
- Not necessarily the simplest way to implement an ISA
  - Tough for complex instructions, e.g., REP MOVS (x86) or INDEX (VAX)
- Not easy to optimize/improve performance
  - Optimizing the common case (frequent instructions) does not work
  - Need to optimize the worst case all the time

## (Micro)architecture Design Principles

#### Critical path design

- Find and decrease the maximum combinational logic delay
- Break a path into multiple cycles if it takes too long
- Bread and butter (common case) design
  - Spend time and resources on where it matters most
    - i.e., improve what the machine is really designed to do
  - Common case vs. uncommon case

#### Balanced design

- Balance instruction/data flow through hardware components
- Design to eliminate bottlenecks: balance the hardware for the work

## Single-Cycle Design vs. Design Principles

- Critical path design
- Bread and butter (common case) design
- Balanced design

How does a single-cycle microarchitecture fare with respect to these principles?

## Aside: System Design Principles

- When designing computer systems/architectures, it is important to follow good principles
  - Actually, this is true for \*any\* system design
    - Real architectures, buildings, bridges, train stations, ...
    - Good consumer products
    - Security & safety-critical systems
    - Decision making systems
    - ...

- Remember: "principled design" from our second lecture
  - Frank Lloyd Wright: "architecture [...] based upon principle, and not upon precedent"

#### Aside: From Lecture 2

"architecture [...] based upon principle, and not upon precedent"



## This



## That



## Recall: Takeaways

 It all starts from the basic building blocks and design principles

And, knowledge of how to use, apply, enhance them

- Underlying technology might change (e.g., steel vs. wood)
  - but methods of taking advantage of technology bear resemblance
  - methods used for design depend on the principles employed

## Aside: System Design Principles

- We will continue to cover key principles in this course
- Here are some references where you can learn more
- Yale Patt, "Requirements, Bottlenecks, and Good Fortune: Agents for Microprocessor Evolution," Proc. of IEEE, 2001. (Levels of transformation, design point, etc)
- Mike Flynn, "Very High-Speed Computing Systems," Proc. of IEEE, 1966. (Flynn's Bottleneck → Balanced design)
- Gene M. Amdahl, "Validity of the single processor approach to achieving large scale computing capabilities," AFIPS Conference, April 1967. (Amdahl's Law → Common-case design)
- Butler W. Lampson, "Hints for Computer System Design," ACM Operating Systems Review, 1983.

## A Key System Design Principle

#### Keep it simple

- "Everything should be made as simple as possible, but no simpler."
  - Albert Einstein (paraphrased)
- And, keep it low cost: "An engineer is a person who can do for a dime what any fool can do for a dollar."
- For more, see:
  - Butler W. Lampson, "Hints for Computer System Design," ACM Operating Systems Review, 1983.
  - http://research.microsoft.com/pubs/68221/acrobat.pdf

## Can We Do Better?

## Multi-Cycle Microarchitectures

## Multi-Cycle Microarchitectures

 Goal: Let each instruction take (close to) only as much time it really needs

#### Idea

- Determine clock cycle time independently of instruction processing time
- Each instruction takes as many clock cycles as it needs to take
  - Multiple state transitions per instruction
  - The states followed by each instruction is different

## Recall: The "Process Instruction" Step

- ISA specifies abstractly what AS' should be, given an instruction and AS
  - It defines an abstract finite state machine where
    - State = programmer-visible state
    - Next-state logic = instruction execution specification
  - From ISA point of view, there are no "intermediate states" between AS and AS' during instruction execution
    - One state transition per instruction
- Microarchitecture implements how AS is transformed to AS'
  - There are many choices in implementation
  - We can have programmer-invisible state to optimize the speed of instruction execution: multiple state transitions per instruction
    - Choice 1:  $AS \rightarrow AS'$  (transform AS to AS' in a single clock cycle)
    - Choice 2: AS → AS+MS1 → AS+MS2 → AS+MS3 → AS' (take multiple clock cycles to transform AS to AS')

## Multi-Cycle Microarchitecture

AS = Architectural (programmer visible) state at the beginning of an instruction



Step 1: Process part of instruction in one clock cycle



Step 2: Process part of instruction in the next clock cycle





AS' = Architectural (programmer visible) state at the end of a clock cycle

## Recall: Control of the Instruction Cycle



Figure 4.4 An abbreviated state diagram of the LC-3

#### Recall: Full State Machine for LC-3b



Full FSM Controlling a Multi-Cycle LC-3b Microarchitecture

Figure C.2: A state machine for the LC-3b

## Benefits of Multi-Cycle Design

#### Critical path design

 Can keep reducing the critical path independently of the worstcase processing time of any instruction

#### Bread and butter (common case) design

 Can optimize the number of states it takes to execute "important" instructions that make up much of the execution time

#### Balanced design

- No need to provide more capability or resources than really needed
  - An instruction that needs resource X multiple times does **not** require multiple X's to be implemented
  - Leads to more efficient hardware: Can reuse hardware components needed multiple times for an instruction

## Downsides of Multi-Cycle Design

- Need to store the intermediate results at the end of each clock cycle
  - Hardware overhead for microarchitectural registers
  - Register setup/hold overhead (i.e., sequencing overhead) is paid multiple times for an instruction

## Multi-Cycle LC-3 Data Path



## Remember: Performance Analysis

- Execution time of a single instruction
  - □ {CPI} x {clock cycle time} CPI: Cycles Per Instruction
- Execution time of an entire program
  - Sum over all instructions [{CPI} x {clock cycle time}]
  - | \( \psi \) \( \text{for instructions} \) \( \text{x {clock cycle time}} \)
- Single-cycle microarchitecture performance
  - □ CPI = 1
  - Clock cycle time = long
- Multi-cycle microarchitecture performance
  - CPI = different for each instruction
    - Average CPI → hopefully small
  - □ Clock cycle time = short

In multi-cycle, we have two degrees of freedom to optimize independently

# A Multi-Cycle Microarchitecture A Closer Look

## An Elegant Multi-Cycle Processor Design

 Maurice Wilkes, "The Best Way to Design an Automatic Calculating Machine," Manchester Univ. Computer Inaugural Conf., 1951.

## THE BEST WAY TO DESIGN AN AUTOMATIC CALCULATING MACHINE

By M. V. Wilkes, M.A., Ph.D., F.R.A.S.



- An elegant implementation:
  - The concept of microcoded/microprogrammed machines

## Multi-Cycle Microarchitectures

- Key Idea for Realization
  - One can implement the "process instruction" step as a finite state machine that sequences between states and eventually returns back to the "fetch instruction" state
  - A state is defined by the control signals asserted in it
  - Control signals for the next state are determined in current state

## Recall: The Instruction Processing "Cycle"



### A Basic Multi-Cycle Microarchitecture

- Instruction processing cycle divided into "states"
  - A stage in the instruction processing cycle can take multiple states
- A multi-cycle microarchitecture sequences from state to state to process an instruction
  - The behavior of the machine in a state is completely determined by control signals in that state
- The behavior of the entire processor is specified fully by a finite state machine
- In a state (clock cycle), control signals control two things:
  - How the datapath should process the data
  - How to generate the control signals for the (next) clock cycle

## Recall: Control of the Instruction Cycle



Figure 4.4 An abbreviated state diagram of the LC-3

#### Recall: Full State Machine for LC-3b



Full FSM Controlling a Multi-Cycle LC-3b Microarchitecture

Figure C.2: A state machine for the LC-3b

## Recall: Multi-Cycle LC-3 Data Path



# Another Example Multi-Cycle Microarchitecture

## Remember the Single-Cycle Uarch II (Readings)



## Why Do We Want Multi-Cycle?

- Single-cycle microarchitecture:
  - -- cycle time limited by longest instruction (1w) → low clock frequency
  - -- three adders/ALUs and two memories -> high hardware cost
- Multi-cycle microarchitecture:
  - + higher clock frequency
  - + simpler instructions take only a few clock cycles
  - + reuse expensive hardware across multiple cycles
  - -- hardware overhead for storing intermediate results
  - -- sequential logic overhead paid many times for each instruction
- Multi-cycle requires the same design steps as single cycle:
  - datapath
  - control logic

## What Can We Optimize with Multi-Cycle

- Single-cycle microarchitecture uses two memories
  - One memory stores instructions, the other data
  - We want to use a single memory (lower cost)
- Single-cycle microarchitecture needs three adders
  - ALU, PC, Branch address calculation
  - We want to use only one ALU for all operations (lower cost)
- Single-cycle microarchitecture: each instruction takes one cycle
  - The slowest instruction slows down every single instruction
  - We want to determine clock cycle time independently of instruction processing time
    - Divide each instruction into multiple clock cycles
    - Simpler instructions can be very fast (compared to the slowest)

# Let's Construct the Multi-Cycle Datapath

#### Consider the lw Instruction

■ For an instruction such as: lw \$t0, 0x20(\$t1)

#### We need to:

- Read the instruction from memory
- Then read \$t1 from register array
- Add the immediate value (0x20) to calculate the memory address
- Read the content of this address
- Write to the register \$t0 this content

# Multi-Cycle Datapath: Instruction Fetch

- We will consider lw, but fetch is the same for all instructions
  - STEP 1: Fetch instruction



read from the memory location [rs]+imm to location [rt]

| I-1 ype |        |        |         |
|---------|--------|--------|---------|
| op      | rs     | rt     | imm     |
| 6 bits  | 5 bits | 5 bits | 16 bits |

# Multi-Cycle Datapath: 1w register read





# Multi-Cycle Datapath: 1w immediate



# Multi-Cycle Datapath: 1w address



# Multi-Cycle Datapath: 1w memory read

Now we can use a single memory to both fetch an instruction and fetch an operand (in different clock cycles)





# Multi-Cycle Datapath: 1w write register



# op rs rt imm 6 bits 5 bits 5 bits 16 bits

### Multi-Cycle Datapath: increment PC

Now we can use a single ALU to both increment PC and do address calculation or arithmetic operations (in different clock cycles)



# Multi-Cycle Datapath: sw

Write data in rt to memory



# Multi-Cycle Datapath: R-type Instructions

#### Read from rs and rt

- Write ALUOut to register file
- Write to rd (instead of rt)



# Multi-Cycle Datapath: beq

- Determine whether values in rs and rt are equal
  - Calculate branch target address:
     Target Address = (sign-extended immediate << 2) + (PC+4)</li>



# **Complete Multi-Cycle Processor**



# Let's Construct the Multi-Cycle Control Logic

#### **Control Unit**



#### Main Controller FSM: Fetch





#### Main Controller FSM: Fetch





#### Main Controller FSM: Decode





#### **Main Controller FSM: Address Calculation**



#### **Main Controller FSM: Address Calculation**



#### Main Controller FSM: 1w



#### Main Controller FSM: sw



# Main Controller FSM: R-Type





# Complete Multi-Cycle Controller FSM





#### ALUSrcB. Main Controller FSM: addi nstr / Data S0: Fetch forD = 0WD3 AluSrcA = 0Reset ALUSrcA = 0 ALUSrcB = 01 ALUSrcB = 11 Sign Extend ALUOp = 00PCSrc = 0 ALUOp = 00**IRWrite** PCWrite Op = ADDI Op = BEQ Op = LW Op = R-typeS2: MemAdr Op = SW S9: ADDI ALUSrcA = 1 ALUSrcA = 1 ALUSrcB = 00 ALUSrcA = 1 ALUSrcB = 10 ALUSrcB = 00 ALUOp = 01ALUOp = 00ALUOp = 10PCSrc = 1 Branch **Qp** = S₩ Op = LW S7: ALU S5: MemWrite S10: ADDI Writeback S3: MemRea RegDst = 1 IorD = 1IorD = 1MemtoReg = 0MemWrite RegWrite S4: Mem RegDst = 0 MemtoReg = 1 RegWrite 98



# Extended Functionality: j







# We Constructed a Multi-Cycle MIPS Microarchitecture

# Review: Single-Cycle MIPS Microarchitecture



# Review: Single-Cycle MIPS FSM

Single-cycle machine



105

# Review: Multi-Cycle MIPS Microarchitecture



# Review: Multi-Cycle MIPS FSM



What is the shortcoming of this design?

What does this design assume about memory?

# What If Memory Takes > One Cycle?

- Stay in the same "memory access" state until memory returns the data
- "Memory Ready?" bit is an input to the control logic that determines the next state

### Recall: Full State Machine for LC-3b



# Another Example: Microprogrammed Multi-Cycle Microarchitecture

### Recall: An Elegant Multi-Cycle Processor Design

 Maurice Wilkes, "The Best Way to Design an Automatic Calculating Machine," Manchester Univ. Computer Inaugural Conf., 1951.

## THE BEST WAY TO DESIGN AN AUTOMATIC CALCULATING MACHINE

By M. V. Wilkes, M.A., Ph.D., F.R.A.S.



- An elegant implementation:
  - The concept of microcoded/microprogrammed machines

## Microprogrammed Control Terminology

- Control signals associated with the current state
  - Microinstruction
- Act of transitioning from one state to another
  - Determining the next state and the microinstruction for the next state
  - Microsequencing
- Control store stores control signals for every possible state
  - Store for microinstructions for the entire FSM
- Microsequencer determines which set of control signals will be used in the next clock cycle (i.e., next state)



### Example uProgrammed Control & Datapath



### What Happens In A Clock Cycle?

- The control signals (microinstruction) for the current state control two things:
  - Processing in the data path
  - Generation of control signals (microinstruction) for the next cycle
- Datapath and microsequencer operate concurrently
- Question: why not generate control signals for the current cycle in the current cycle?
  - This could lengthen the clock cycle

### Example uProgrammed Control & Datapath



### Microprogrammed Control Structure

- Three components: Microinstruction, Control store, Microsequencer
- Microinstruction: control signals that control the datapath (26 of them) and help determine the next state (9 of them)
- Each microinstruction is stored in a unique location in the control store (a special memory structure)
  - Unique location: address of the state corresponding to the microinstruction
  - Each state in the FSM corresponds to one microinstruction
- Microsequencer determines the address of the next microinstruction (i.e., next state)



# uProgrammed Control Structure

Simple Design of the Control Structure

## Control Store



Each entry in the control store is a microinstruction corresponding to the FSM state

FSM state number is used to address the control store to get the relevant microinstruction





A Simple Datapath Can Become Very Powerful



### The Power of Abstraction

- The concept of a control store of microinstructions enables the hardware designer with a new abstraction: microprogramming
- The designer can translate any desired operation to a sequence of microinstructions
- All the designer needs to provide is
  - The sequence of microinstructions needed to implement the desired operation
  - The ability for the control logic to correctly sequence through the microinstructions
  - Any additional datapath elements and control signals needed (no need if the operation can be "translated" into existing control signals)

### Recall: How to Change the Semantic Gap Tradeoffs

Translate from one ISA into a different "implementation" ISA



### How to Change the Semantic Gap Tradeoffs

Translate from one ISA into a different "implementation" ISA



## Advantages of Microprogrammed Control

- Allows a very simple design to do powerful computation by controlling the datapath (using a sequencer)
  - High-level ISA translated into microcode (sequence of u-instructions)
  - Microcode (u-code) enables a minimal datapath to emulate an ISA
  - Microinstructions can be thought of as a user-invisible ISA (u-ISA)
- Enables easy extensibility of the ISA
  - Can support a new instruction by changing the microcode
  - Can support complex instructions as a sequence of simple microinstructions (e.g., REP MOVS, MultiDimensional Array Updates)
- Enables update of machine behavior
  - A buggy implementation of an instruction can be fixed by changing the microcode in the field
    - Easier if datapath provides ability to do the same thing in different ways

### Update of Machine Behavior

- The ability to update/patch microcode in the field (after a processor is shipped) enables
  - Ability to add new instructions without changing the processor!
  - Ability to "fix" buggy hardware implementations
- Historical Examples
  - IBM 370 Model 145: microcode stored in main memory, can be updated after a reboot
  - □ IBM System z: Similar to 370/145.
    - Heller and Farrell, "Millicode in an IBM zSeries processor," IBM JR&D, May/Jul 2004.
  - B1700 microcode can be updated while the processor is running
    - User-microprogrammable machine!
    - Wilner, "Microprogramming environment on the Burroughs B1700", CompCon 1972.
  - Systems today use microcode patches to fix HW bugs/issues

## For More on Microprogrammed Designs



## Detailed Lectures on Microprogramming

- Design of Digital Circuits, Spring 2018, Lecture 13
  - Microprogramming (ETH Zürich, Spring 2018)
  - https://www.youtube.com/watch?v=u4GhShuBP3Y&list=PL5Q2soXY2Zi\_QedyPWtR mFUJ2F8DdYP7l&index=13
- Computer Architecture, Spring 2013, Lecture 7
  - Microprogramming (CMU, Spring 2013)
  - https://www.youtube.com/watch?v=\_igvSl5h8cs&list=PL5PHm2jkkXmidJOd59REog 9jDnPDTG6IJ&index=7

## Digital Design & Computer Arch.

Lecture 11: Multi-Cycle Microarchitecture Design

Prof. Onur Mutlu

ETH Zürich
Spring 2023
30 March 2023

# Backup Slides

# A Bit More on Performance Analysis

- Reduce the number of instructions
  - Make instructions that 'do' more (CISC complex instruction sets)
  - Use better compilers

- Reduce the number of instructions
  - Make instructions that 'do' more (CISC complex instruction sets)
  - Use better compilers
- Use fewer cycles to perform each instruction
  - Simpler instructions (RISC reduced instruction sets)
  - Use multiple units/ALUs/cores in parallel

#### Reduce the number of instructions

- Make instructions that 'do' more (CISC complex instruction sets)
- Use better compilers

#### Use fewer cycles to perform each instruction

- Simpler instructions (RISC reduced instruction sets)
- Use multiple units/ALUs/cores in parallel

### Increase the clock frequency

- Find a 'newer' technology to manufacture
- Redesign time critical components
- Adopt pipelining

# Performance Analysis of Single-Cycle vs. Multi-Cycle Designs

## Single-Cycle Performance

T<sub>C</sub> is limited by the critical path (1w)



### Single-Cycle Performance

Single-cycle critical path:

$$T_c = t_{pcq\_PC} + t_{mem} + max(t_{RFread}, t_{sext} + t_{mux}) + t_{ALU} + t_{mem} + t_{mux} + t_{RFsetup}$$

- In most implementations, limiting paths are:
  - memory, ALU, register file.
  - $T_c = t_{pcq\_PC} + 2t_{mem} + t_{RFread} + t_{mux} + t_{ALU} + t_{RFsetup}$



139

| Element             | Parameter            | Delay (ps) |
|---------------------|----------------------|------------|
| Register clock-to-Q | t <sub>pcq_PC</sub>  | 30         |
| Register setup      | t <sub>setup</sub>   | 20         |
| Multiplexer         | t <sub>mux</sub>     | 25         |
| ALU                 | t <sub>ALU</sub>     | 200        |
| Memory read         | t <sub>mem</sub>     | 250        |
| Register file read  | t <sub>RFread</sub>  | 150        |
| Register file setup | t <sub>RFsetup</sub> | 20         |

$$T_c =$$

| Element             | Parameter            | Delay (ps) |
|---------------------|----------------------|------------|
| Register clock-to-Q | t <sub>pcq_PC</sub>  | 30         |
| Register setup      | t <sub>setup</sub>   | 20         |
| Multiplexer         | t <sub>mux</sub>     | 25         |
| ALU                 | t <sub>ALU</sub>     | 200        |
| Memory read         | t <sub>mem</sub>     | 250        |
| Register file read  | t <sub>RFread</sub>  | 150        |
| Register file setup | t <sub>RFsetup</sub> | 20         |

$$T_c = t_{pcq\_PC} + 2t_{mem} + t_{RFread} + t_{mux} + t_{ALU} + t_{RFsetup}$$
  
= [30 + 2(250) + 150 + 25 + 200 + 20] ps  
= 925 ps

### Example:

For a program with 100 billion instructions executing on a single-cycle MIPS processor:

### Example:

For a program with 100 billion instructions executing on a single-cycle MIPS processor:

```
Execution Time = # instructions x CPI x T_c
= (100 \times 10^9)(1)(925 \times 10^{-12} \text{ s})
= 92.5 seconds
```

### Multi-Cycle Performance: CPI

Instructions take different number of cycles:

```
3 cycles: beq, j4 cycles: R-Type, sw, addi
```

□ 5 cycles: 1w Realistic?

CPI is weighted average, e.g. SPECINT2000 benchmark:

```
□ 25% loads
```

- □ 10% stores
- □ 11% branches
- □ 2% jumps
- □ 52% R-type

• Average CPI = 
$$(0.11 + 0.02) 3 + (0.52 + 0.10) 4 + (0.25) 5$$
  
=  $4.12$ 

#### Multi-Cycle Performance: Cycle Time

Multi-cycle critical path:

$$T_c =$$



#### Multi-Cycle Performance: Cycle Time

Multi-cycle critical path:

$$T_c = t_{pcq} + t_{mux} + max(t_{ALU} + t_{mux}, t_{mem}) + t_{setup}$$



## Multi-Cycle Performance Example

| Element             | Parameter            | Delay (ps) |
|---------------------|----------------------|------------|
| Register clock-to-Q | t <sub>pcq_PC</sub>  | 30         |
| Register setup      | t <sub>setup</sub>   | 20         |
| Multiplexer         | t <sub>mux</sub>     | 25         |
| ALU                 | t <sub>ALU</sub>     | 200        |
| Memory read         | t <sub>mem</sub>     | 250        |
| Register file read  | t <sub>RFread</sub>  | 150        |
| Register file setup | t <sub>RFsetup</sub> | 20         |

 $T_{c}$  =

#### Multi-Cycle Performance Example

| Element             | Parameter            | Delay (ps) |
|---------------------|----------------------|------------|
| Register clock-to-Q | t <sub>pcq_PC</sub>  | 30         |
| Register setup      | t <sub>setup</sub>   | 20         |
| Multiplexer         | t <sub>mux</sub>     | 25         |
| ALU                 | t <sub>ALU</sub>     | 200        |
| Memory read         | t <sub>mem</sub>     | 250        |
| Register file read  | t <sub>RFread</sub>  | 150        |
| Register file setup | t <sub>RFsetup</sub> | 20         |

$$T_c$$
 =  $t_{pcq\_PC} + t_{mux} + max(t_{ALU} + t_{mux}, t_{mem}) + t_{setup}$   
=  $[30 + 25 + 250 + 20] ps$   
=  $325 ps$ 

#### Multi-Cycle Performance Example

 For a program with 100 billion instructions executing on a multi-cycle MIPS processor

```
□ CPI = 4.12
□ T_c = 325 \text{ ps}
```

```
■ Execution Time = (# instructions) × CPI × T_c
= (100 \times 10^9)(4.12)(325 \times 10^{-12})
= 133.9 seconds
```

- This is slower than the single-cycle processor (92.5 seconds). Why?
- Did we break the stages in a balanced manner?
- Overhead of register setup/hold paid many times
- How would the results change with different assumptions on memory latency and instruction mix?

### Review: Single-Cycle MIPS Processor



## Review: Single-Cycle MIPS FSM

Single-cycle machine



### Review: Multi-Cycle MIPS Processor



## Review: Multi-Cycle MIPS FSM



What is the shortcoming of this design?

What does this design assume about memory?

#### What If Memory Takes > One Cycle?

- Stay in the same "memory access" state until memory returns the data
- "Memory Ready?" bit is an input to the control logic that determines the next state

# Backup Slides on Microprogrammed Multi-Cycle Microarchitectures

#### These Slides Are Covered in A Past Lecture



#### Lectures on Microprogrammed Designs

- Design of Digital Circuits, Spring 2018, Lecture 13
  - Microprogramming (ETH Zürich, Spring 2018)
  - https://www.youtube.com/watch?v=u4GhShuBP3Y&list=PL5Q2soXY2Zi\_QedyPWtR mFUJ2F8DdYP7l&index=13
- Computer Architecture, Spring 2013, Lecture 7
  - Microprogramming (CMU, Spring 2013)
  - https://www.youtube.com/watch?v=\_igvSl5h8cs&list=PL5PHm2jkkXmidJOd59REog 9jDnPDTG6IJ&index=7

## Another Example: Microprogrammed Multi-Cycle Microarchitecture

## An Elegant Multi-Cycle Processor Design

 Maurice Wilkes, "The Best Way to Design an Automatic Calculating Machine," Manchester Univ. Computer Inaugural Conf., 1951.

## THE BEST WAY TO DESIGN AN AUTOMATIC CALCULATING MACHINE

By M. V. Wilkes, M.A., Ph.D., F.R.A.S.



- An elegant implementation:
  - The concept of microcoded/microprogrammed machines

#### Recall: A Basic Multi-Cycle Microarchitecture

- Instruction processing cycle divided into "states"
  - A stage in the instruction processing cycle can take multiple states
- A multi-cycle microarchitecture sequences from state to state to process an instruction
  - The behavior of the machine in a state is completely determined by control signals in that state
- The behavior of the entire processor is specified fully by a finite state machine
- In a state (clock cycle), control signals control two things:
  - How the datapath should process the data
  - How to generate the control signals for the (next) clock cycle

### Microprogrammed Control Terminology

- Control signals associated with the current state
  - Microinstruction
- Act of transitioning from one state to another
  - Determining the next state and the microinstruction for the next state
  - Microsequencing
- Control store stores control signals for every possible state
  - Store for microinstructions for the entire FSM
- Microsequencer determines which set of control signals will be used in the next clock cycle (i.e., next state)



#### What Happens In A Clock Cycle?

- The control signals (microinstruction) for the current state control two things:
  - Processing in the data path
  - Generation of control signals (microinstruction) for the next cycle
  - See Supplemental Figure 1 (next-next slide)
- Datapath and microsequencer operate concurrently
- Question: why not generate control signals for the current cycle in the current cycle?
  - This could lengthen the clock cycle
  - Why could it lengthen the clock cycle?
  - See Supplemental Figure 2

#### Example uProgrammed Control & Datapath



#### A Clock Cycle



#### A Bad Clock Cycle!



#### A Simple LC-3b Control and Datapath



#### What Determines Next-State Control Signals?

- What is happening in the current clock cycle
  - See the 9 control signals coming from "Control" block
    - What are these for?
- The instruction that is being executed
  - IR[15:11] coming from the Data Path
- Whether the condition of a branch is met, if the instruction being processed is a branch
  - BEN bit coming from the datapath
- Whether the memory operation is completing in the current cycle, if one is in progress
  - R bit coming from memory

#### A Simple LC-3b Control and Datapath



#### The State Machine for Multi-Cycle Processing

- The behavior of the LC-3b uarch is completely determined by
  - the 35 control signals and
  - additional 7 bits that go into the control logic from the datapath
- 35 control signals completely describe the state of the control structure
- We can completely describe the behavior of the LC-3b as a state machine, i.e. a directed graph of
  - Nodes (one corresponding to each state)
  - Arcs (showing flow from each state to the next state(s))

#### An LC-3b State Machine

- Patt and Patel, Revised Appendix C, Figure C.2
- Each state must be uniquely specified
  - Done by means of state variables
- 31 distinct states in this LC-3b state machine
  - Encoded with 6 state variables
- Examples
  - State 18,19 correspond to the beginning of the instruction processing cycle
  - $\square$  Fetch phase: state 18, 19  $\rightarrow$  state 33  $\rightarrow$  state 35
  - Decode phase: state 32



#### The FSM Implements the LC-3b ISA



- P&P Appendix A (revised):
  - https://safari.ethz.ch/digi taltechnik/spring2018/lib/ exe/fetch.php?media=pp -appendixa.pdf

#### LC-3b State Machine: Some Questions

- How many cycles does the fastest instruction take?
- How many cycles does the slowest instruction take?
- Why does the BR take as long as it takes in the FSM?
- What determines the clock cycle time?

#### LC-3b Datapath

- Patt and Patel, Revised Appendix C, Figure C.3
- Single-bus datapath design
  - At any point only one value can be "gated" on the bus (i.e., can be driving the bus)
  - Advantage: Low hardware cost: one bus
  - Disadvantage: Reduced concurrency if instruction needs the bus twice for two different things, these need to happen in different states
- Control signals (26 of them) determine what happens in the datapath in one clock cycle
  - Patt and Patel, Revised Appendix C, Table C.1





#### Remember the MIPS datapath



| Signal Name     | Signal Values        |                                                           |  |
|-----------------|----------------------|-----------------------------------------------------------|--|
| LD.MAR/1:       | NO, LOAD             |                                                           |  |
| LD.MDR/1:       | NO, LOAD             |                                                           |  |
| LD.IR/1:        | NO, LOAD             |                                                           |  |
| LD.BEN/1:       | NO, LOAD             |                                                           |  |
| LD.REG/1:       | NO, LOAD             |                                                           |  |
| LD.CC/1:        | NO, LOAD             |                                                           |  |
| LD.PC/1:        | NO, LOAD             |                                                           |  |
|                 | •                    |                                                           |  |
| GatePC/1:       | NO, YES              |                                                           |  |
| GateMDR/1:      | NO, YES<br>NO, YES   |                                                           |  |
| GateALU/1:      | NO, YES              |                                                           |  |
| GateMARMUX/1:   | NO, YES              |                                                           |  |
| GateSHF/1:      | NO, YES              |                                                           |  |
|                 | •                    |                                                           |  |
| PCMUX/2:        | PC+2                 | ;select pc+2                                              |  |
| 10110122        | BUS                  | select value from bus                                     |  |
|                 | ADDER                | ;select value from ous<br>;select output of address adder |  |
|                 | TIDDEK               | ,select output of addices                                 |  |
| DRMUX/1:        | 11.9                 | ;destination IR[11:9]                                     |  |
| 214.10121.      | R7                   | :destination R7                                           |  |
|                 | 207                  | , acountact It?                                           |  |
| SR1MUX/1:       | 11.9                 | ;source IR[11:9]                                          |  |
| SKIMOZ I.       | 8.6                  | ;source IR[8:6]                                           |  |
|                 | 0.0                  | ,source Inter-of                                          |  |
| ADDR1MUX/1:     | PC, BaseR            |                                                           |  |
| IIDDICINIOID I. | 1 C, Dascit          |                                                           |  |
| ADDR2MUX/2:     | ZERO                 | select the value zero                                     |  |
| TEDDICETTO DE   | offset6              | select SEXT[IR[5:0]]                                      |  |
|                 | PCoffset9            | select SEXT[IR[8:0]]                                      |  |
|                 | PCoffset11           | select SEXT[IR[10:0]]                                     |  |
|                 | 1001150111           | ,select ozzir[inclio.o]]                                  |  |
| MARMUX/1:       | 7.0                  | ;select LSHF(ZEXT[IR[7:0]],1)                             |  |
| MI HOTO A I.    | ADDER                | ;select output of address adder                           |  |
|                 | ADDER                | ,select output of address adder                           |  |
| ALUK/2:         | ADD, AND, XOR, PASSA |                                                           |  |
| ALUMZ.          | ADD, AND, A          | or, mon                                                   |  |
| MIO.EN/1:       | NO, YES              |                                                           |  |
| R.W/1:          | RD, WR               |                                                           |  |
| DATA.SIZE/1:    | BYTE, WORD           |                                                           |  |
| LSHF1/1:        | NO, YES              |                                                           |  |
| Lonf1/1.        | NO, IES              |                                                           |  |

Table C.1: Data path control signals

#### LC-3b Datapath: Some Questions

- How does instruction fetch happen in this datapath according to the state machine?
- What is the difference between gating and loading?
  - Gating: Enable/disable an input to be connected to the bus
    - Combinational: during a clock cycle
  - Loading: Enable/disable an input to be written to a register
    - Sequential: e.g., at a clock edge (assume at the end of cycle)
- Is this the smallest hardware you can design?

#### LC-3b Microprogrammed Control Structure

- Patt and Patel, Appendix C, Figure C.4
- Three components:
  - Microinstruction, control store, microsequencer
- Microinstruction: control signals that control the datapath (26 of them) and help determine the next state (9 of them)
- Each microinstruction is stored in a unique location in the control store (a special memory structure)
- Unique location: address of the state corresponding to the microinstruction
  - Remember each state corresponds to one microinstruction
- Microsequencer determines the address of the next microinstruction (i.e., next state)







#### LC-3b Microsequencer

- Patt and Patel, Appendix C, Figure C.5
- The purpose of the microsequencer is to determine the address of the next microinstruction (i.e., next state)
  - Next state could be conditional or unconditional

Next state address depends on 9 control signals (plus 7

data signals)

| Signal Name     | Signal Values                                                                    |                                                                |  |  |  |  |  |  |  |  |  |
|-----------------|----------------------------------------------------------------------------------|----------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| J/6:<br>COND/2: | COND <sub>0</sub><br>COND <sub>1</sub><br>COND <sub>2</sub><br>COND <sub>3</sub> | ;Unconditional<br>;Memory Ready<br>;Branch<br>;Addressing Mode |  |  |  |  |  |  |  |  |  |
| IRD/1:          | NO, YES                                                                          |                                                                |  |  |  |  |  |  |  |  |  |



#### The Microsequencer: Some Questions

- When is the IRD signal asserted?
- What happens if an illegal instruction is decoded?
- What are condition (COND) bits for?
- How is variable latency memory handled?
- How do you do the state encoding?
  - Minimize number of state variables (~ control store size)
  - Start with the 16-way branch
  - Then determine constraint tables and states dependent on COND

# An Exercise in Microprogramming

#### Handouts

- 7 pages of Microprogrammed LC-3b design
- https://safari.ethz.ch/digitaltechnik/spring2018/lib/exe/fetc h.php?media=lc3b-figures.pdf

#### A Simple LC-3b Control and Datapath







A Simple Datapath Can Become Very Powerful







| Signal Name                                                                          | Signal Values                                                                    |                                                                                                    |
|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| LD.MAR/1:<br>LD.MDR/1:<br>LD.IR/1:<br>LD.BEN/1:<br>LD.REG/1:<br>LD.CC/1:<br>LD.PC/1: | NO, LOAD<br>NO, LOAD<br>NO, LOAD<br>NO, LOAD<br>NO, LOAD<br>NO, LOAD<br>NO, LOAD |                                                                                                    |
| GatePC/1:<br>GateMDR/1:<br>GateALU/1:<br>GateMARMUX/1:<br>GateSHF/1:                 | NO, YES<br>NO, YES<br>NO, YES<br>NO, YES<br>NO, YES                              |                                                                                                    |
| PCMUX/2:                                                                             | PC+2<br>BUS<br>ADDER                                                             | ;select pc+2<br>;select value from bus<br>;select output of address adder                          |
| DRMUX/1:                                                                             | 11.9<br>R7                                                                       | ;destination IR[11:9]<br>;destination R7                                                           |
| SR1MUX/1:                                                                            | 11.9<br>8.6                                                                      | ;source IR[11:9]<br>;source IR[8:6]                                                                |
| ADDR1MUX/1:                                                                          | PC, BaseR                                                                        |                                                                                                    |
| ADDR2MUX/2:                                                                          | ZERO<br>offset6<br>PCoffset9<br>PCoffset11                                       | ;select the value zero<br>;select SEXT[IR[5:0]]<br>;select SEXT[IR[8:0]]<br>;select SEXT[IR[10:0]] |
| MARMUX/1:                                                                            | 7.0<br>ADDER                                                                     | ;select LSHF(ZEXT[IR[7:0]],1)<br>;select output of address adder                                   |
| ALUK/2:                                                                              | ADD, AND, X                                                                      | OR, PASSA                                                                                          |
| MIO.EN/1:<br>R.W/1:<br>DATA.SIZE/1:<br>LSHF1/1:                                      | NO, YES<br>RD, WR<br>BYTE, WORL<br>NO, YES                                       | <b>)</b>                                                                                           |

Table C.1: Data path control signals





|   |          |          |          |          |              |          |     |              |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         |           |              | 2       |          | 'ME'    | 7 |                |         | Ś        | 7 4       | Š <sup>+</sup> A | 7        |         |              | Ŕ                    | 8                                      |
|---|----------|----------|----------|----------|--------------|----------|-----|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|-----------|--------------|---------|----------|---------|---|----------------|---------|----------|-----------|------------------|----------|---------|--------------|----------------------|----------------------------------------|
|   | Ø.       | ۶ ,      | O.       |          |              | <b>~</b> |     | Š            | 19. A.       | 40°0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 9.5<br>9.5   | 25 C    | به ر<br>چ | بر<br>م<br>م |         |          |         |   | t and          | t at    | Saza.    | 0000      | t the the        | 44       | \$ 00 A | 4 A          | \$ 5<br>\$ 5<br>\$ 1 |                                        |
|   | Ė        | F        |          |          |              | <u></u>  | 1 1 | Ė            | Й            | İ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ţ            | Ĺ       | İ         | 1            | Ţ       | Ė        | Н       | İ | Ĥ              | Ţ       |          |           | <u>.</u>         |          | Ţ       | Ė            | Ė                    | 000000 (State 0)                       |
|   | L        |          | 1        |          | _            | 1        | 1 1 | $^{+}$       | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         | Н         | +            | +       |          | Н       | - | Н              |         |          |           |                  | 1        |         | $^{+}$       |                      | 000001 (State 1)<br>000010 (State 2)   |
|   | F        |          | _        | Ľ        | _            | +        | 1 1 | -            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         |           | 4            |         |          |         |   |                |         |          |           |                  | -        |         | -            |                      | 000011 (State 3)<br>000100 (State 4)   |
|   | E        |          | _        |          |              | _        |     | İ            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1            | t       |           | 1            | #       |          |         | Ţ |                |         |          |           |                  |          | 1       | t            |                      | 000101 (State 5)                       |
|   |          |          | ·<br>-   | H.       | ·            | ·        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              | +       | Н         |              | +       |          | Н       | · | Н              |         |          |           | +                |          | -       | +            |                      | 000110 (State 6)<br>000111 (State 7)   |
|   |          | L        | T        |          | -            | _        | -   | ļ            | П            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ī            | t       | П         | 1            | ļ       |          | П       | - | П              |         | F        |           |                  |          | 1       | T            |                      | 001000 (State 8)                       |
|   | $\vdash$ | +        | _        | -        | -            | -        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | +            | +       | $\vdash$ | H       | - | $\forall$      | +       | +        |           | +                | -        | +       | +            | $\vdash$             | 001001 (State 9)<br>001010 (State 10)  |
|   |          |          | 1        |          |              | _        | 1 1 | Ŧ            | П            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              | F       | П         | 4            | 1       |          |         |   |                |         |          |           |                  |          |         | F            |                      | 001011 (State 11)                      |
|   | H        |          | Т        |          | -            | -        | 1 1 | $\dagger$    | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | H         | 1            | +       |          | H       | - | H              |         |          |           |                  | 1        |         | +            |                      | 001100 (State 12)<br>001101 (State 13) |
|   |          |          | 1        |          |              | +        | 1 1 | Ŧ            | П            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         | П         | 4            | 1       |          |         | - |                |         |          |           |                  |          |         | F            |                      | 001110 (State 14)                      |
|   |          |          | _        | ľ        | Ţ            | _        | 1 1 | t            | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $^{\dagger}$ |         | Н         | 1            | #       |          | $\Box$  | 1 | $\Box$         | $\pm$   |          |           | $\downarrow$     |          | $\pm$   |              |                      | 001111 (State 15)<br>010000 (State 16) |
|   | F        |          |          | H        | -            | 1        | 1 1 | $\perp$      | $\mathbb{H}$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $\perp$      | -       | H         | $\perp$      | +       | -        | $\prod$ | 1 | $\dashv$       | $\perp$ | -        | $\perp$   | +                | +        | $\perp$ | $\perp$      | $\vdash$             | 010001 (State 17)<br>010010 (State 18) |
|   |          |          |          | _        | Ţ            | T        | 1 1 | 1            | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1            | t       |           | #            | 1       |          |         | Τ |                | 1       |          |           | $\pm$            |          | 1       |              |                      | 010010 (State 18)<br>010011 (State 19) |
|   | $\vdash$ | -        | 1        | <u> </u> |              | +        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | +            | $\perp$ | -        | Н       | + | $\vdash$       |         | $\perp$  |           |                  | -        | _       | +            |                      | 010100 (State 20)<br>010101 (State 21) |
|   | E        |          | 1        | -        | -            | 1        | 1 1 | $^{\dagger}$ | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t            |         | Н         | 1            | t       |          | H       | - |                |         |          |           |                  | 1        |         | t            |                      | 010101 (State 22)                      |
|   |          | -        | T        |          | +            | 1        | 1 1 | +            | $\vdash$     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | $\perp$ | Н         | $\perp$      | +       |          | Н       | + | $\blacksquare$ |         | -        |           |                  | -        | $\perp$ | +            |                      | 010111 (State 23)                      |
|   |          |          | 1        |          | Т            | Т        | 1 1 | t            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t            |         |           | 1            |         |          |         | _ |                |         |          |           |                  |          |         |              |                      | 011000 (State 24)<br>011001 (State 25) |
|   | $\vdash$ | +        | <br>     | <u>'</u> | +            | +        | + + | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | +            | +       | $\vdash$ | Н       | + | $\vdash$       |         | $\vdash$ |           | -                | -        | +       | +            |                      | 011010 (State 26)<br>011011 (State 27) |
|   |          |          | 1        | 1        | -            | 1        | 1 1 | $^{\dagger}$ | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         | H         |              |         |          | H       | 1 | Н              |         |          |           |                  | Т        | $\pm$   | +            |                      | 011101 (State 28)                      |
|   |          |          | T        |          |              | _        | -   | 1            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -            |         |           | 4            | 1       |          |         | + |                |         |          |           |                  | -        | -       | -            |                      | 011101 (State 29)                      |
|   | L        |          | 1        |          | Т            | -        | 1 1 | $\pm$        | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $\pm$        | $\pm$   | Н         | $\pm$        | $\pm$   | H        | $\Box$  | Т | $\forall$      |         |          |           |                  | Т        |         | $^{+}$       |                      | 011110 (State 30)<br>011111 (State 31) |
|   |          |          | T        | H        | -            |          | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              | -       | Н         | -            | +       |          | Н       | - | $\blacksquare$ |         |          |           |                  |          |         | -            |                      | 100000 (State 32)<br>100001 (State 33) |
|   | E        |          | 1        |          | _            | _        | 1 1 | İ            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t            | t       | Н         | 1            | t       | t        |         | _ |                |         | t        |           |                  | 1        |         | t            |                      | 10001 (State 34)                       |
|   | -        | -        | 1        | '        | -            |          | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $\perp$      | +       | Н         | 4            | +       | -        | Н       | 1 | $\Box$         | +       | -        |           | -                |          |         | +            |                      | 100011 (State 35)<br>100100 (State 36) |
|   |          |          | 1        | -        | -            | _        | 1 1 | t            | H            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         |           |              |         |          |         | Т | $\Box$         |         |          |           |                  | Т        |         |              |                      | 100100 (State 37)                      |
|   |          | $\vdash$ | T        |          | +            | _        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | $\perp$      | $\perp$ |          | Н       | + | Н              |         | $\vdash$ |           | _                | -        | +       | +            |                      | 100110 (State 38)                      |
|   |          |          | 1        | _        |              | Т        | 1 1 | $^{\dagger}$ |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t            |         |           |              |         |          |         | 1 |                |         |          |           |                  |          |         |              |                      | 100111 (State 39)<br>101000 (State 40) |
|   |          | -        | 1        | '        | +            | _        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | $\perp$      | $\perp$ | $\vdash$ | Н       | + | $\vdash$       |         | $\vdash$ |           |                  | -        | $\perp$ | $\perp$      |                      | 101001 (State 41)<br>101010 (State 42) |
|   | L        | t        |          | _        | _            | _        | -   | $\pm$        | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1            | t       | ╛         | 1            | #       | Ė        | ㅂ       |   |                |         | t        |           | $\pm$            |          | 1       | $^{\dagger}$ |                      | 101010 (State 42)<br>101011 (State 43) |
|   | L        | -        | 1        |          | <del>'</del> | +        | 1 1 | $\perp$      | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $\perp$      | +       | Н         | 4            | +       |          | Н       | + | $\Box$         |         | -        |           | _                |          | $\perp$ | $\perp$      | -                    | 101100 (State 44)<br>101101 (State 45) |
|   |          |          | Т        | -        | - 1          | Т        | 1 1 | t            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |         |           | 1            | t       |          |         | 1 |                |         |          |           |                  | Т        |         | $\dagger$    |                      | 101101 (State 45)<br>101110 (State 46) |
|   |          | $\vdash$ | T        |          | +            | +        | 1 1 | $\perp$      | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | $\perp$ | Н         | $\perp$      | $\perp$ |          | Н       | + | $\vdash$       |         | $\vdash$ |           |                  | Н        | -       | +            |                      | 101111 (State 47)                      |
|   |          |          | 1        |          | _            | Т        | 1 1 | t            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | t            |         |           | 1            |         |          |         | Т |                |         |          |           |                  |          |         |              |                      | 110000 (State 48)<br>110001 (State 49) |
|   | H        | +        | <u>'</u> | L'       | <u>'</u>     | +        | 1 1 | +            | Н            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | +            | +       | Н         | 4            | +       | ┢        | Н       | + | Н              | +       | -        |           | -                | <u>'</u> | $\perp$ | +            | -                    | 110010 (State 50)<br>110011 (State 51) |
|   | E        | L        | _        | _        | _            | _        | 1 1 | İ            | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1            | L       | Ħ         | $\pm$        | İ       | L        | ╽       | 1 |                | 1       | L        |           | 1                |          | 1       | t            | L                    | 11001 (State 51)<br>110100 (State 52)  |
|   | F        | F        | _        |          | -            | _        |     | F            | П            | H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ŧ            | F       | П         | $\bot$       | Ŧ       | F        | H       | _ | П              | Ŧ       | F        |           | Ŧ                |          | Ŧ       | F            | F                    | 110101 (State 53)<br>110110 (State 54) |
|   |          | İ        | _        |          |              |          | 1 1 | 士            | $\Box$       | Ħ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $\pm$        | t       | Ħ         | 1            | #       | t        | ∄       | _ |                | $\pm$   | t        |           | $\pm$            |          | $\pm$   | $\pm$        | L                    | 110110 (State 54)<br>110111 (State 55) |
|   | F        |          | T        |          |              |          | 1 1 | Ŧ            | П            | H                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Ŧ            | F       | H         | $\mp$        | Ŧ       | F        | H       | _ | H              | Ŧ       | F        |           |                  |          | Ŧ       | F            | F                    | 111000 (State 56)<br>111001 (State 57) |
|   |          |          |          |          |              | _        | 1 1 | t            |              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $^{\dagger}$ | t       |           |              | t       |          |         |   |                |         |          |           |                  |          |         |              |                      | 111010 (State 58)                      |
|   | F        | 1        | 1        |          |              |          | 1 1 | F            | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ŧ            | +       | Н         | $\perp$      | F       |          | $\prod$ |   | $\dashv$       |         |          | $\dashv$  | $\perp$          | -        | -       | +            | F                    | 111011 (State 59)<br>111100 (State 60) |
| _ | E        |          | 1        | -        | 1            | Т        | 1 1 | t            | H            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              | t       | H         | 1            | +       | t        | H       | _ | H              |         |          |           |                  | Т        |         | T            |                      | 111101 (State 61)                      |
|   | F        | F        |          |          |              |          |     | Ŧ            | $\Box$       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ŧ            | F       | П         | 4            | Ŧ       | F        | H       | T | $\Box$         | #       | F        | $\exists$ | 7                |          | #       | F            | F                    | 111110 (State 62)<br>111111 (State 63) |
|   |          | 1        |          |          |              |          |     |              |              | $oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{oldsymbol{ol}}}}}}}}}}}}}}}}}$ |              |         | ш         |              |         | 1        |         |   |                |         | 1        |           |                  |          |         |              |                      | 111111 (State 03)                      |

# End of the Exercise in Microprogramming

#### Variable-Latency Memory

- The ready signal (R) enables memory read/write to execute correctly
  - Example: transition from state 33 to state 35 is controlled by the R bit asserted by memory when memory data is available
- Could we have done this in a single-cycle microarchitecture?
- What did we assume about memory and registers in a single-cycle microarchitecture?

#### The Microsequencer: Advanced Questions

- What happens if the machine is interrupted?
- What if an instruction generates an exception?
- How can you implement a complex instruction using this control structure?
  - Think REP MOVS instruction in x86
    - string copy of N elements starting from address A to address B

#### The Power of Abstraction

- The concept of a control store of microinstructions enables the hardware designer with a new abstraction: microprogramming
- The designer can translate any desired operation to a sequence of microinstructions
- All the designer needs to provide is
  - The sequence of microinstructions needed to implement the desired operation
  - The ability for the control logic to correctly sequence through the microinstructions
  - Any additional datapath elements and control signals needed (no need if the operation can be "translated" into existing control signals)

## Let's Do Some More Microprogramming

- Implement REP MOVS in the LC-3b microarchitecture
- What changes, if any, do you make to the
  - state machine?
  - datapath?
  - control store?
  - microsequencer?
- Show all changes and microinstructions
- Optional HW Assignment

#### x86 REP MOVS (String Copy) Instruction

```
REP MOVS (DEST SRC)
                                                                                                              DEST \leftarrow SRC:
                                                                                                              IF (Byte move)
                                                                                                                 THEN IF DF = 0
                                                                                                                     THEN
                                                                                                                         (R|E)SI \leftarrow (R|E)SI + 1;
IF AddressSize = 16
                                                                                                                         (R|E)DI \leftarrow (R|E)DI + 1;
     THEN
                                                                                                                     ELSE
                                                                                                                          (R|E)SI \leftarrow (R|E)SI - 1;
            Use CX for CountReg;
                                                                                                                         (R|E)DI \leftarrow (R|E)DI - 1;
     ELSE IF AddressSize = 64 and REX.W used
                                                                                                                 ELSE IF (Word move)
            THEN Use RCX for CountReg; FI;
                                                                                                                     THEN IF DF = 0
                                                                                                                         (R|E)SI \leftarrow (R|E)SI + 2;
     ELSE
                                                                                                                         (R|E)DI \leftarrow (R|E)DI + 2;
            Use ECX for CountReg;
                                                                                                                     ELSE
FI:
                                                                                                                          (R|E)SI \leftarrow (R|E)SI - 2;
                                                                                                                          (R|E)DI \leftarrow (R|E)DI - 2;
WHILE CountReg \neq 0
     D0
                                                                                                                 ELSE IF (Doubleword move)
                                                                                                                     THEN IF DF = 0
            Service pending interrupts (if any);
                                                                                                                         (R|E)SI \leftarrow (R|E)SI + 4;
                                                                                                                         (R|E)DI \leftarrow (R|E)DI + 4;
            Execute associated string instruction;
                                                                                                                         FI:
            CountReg \leftarrow (CountReg - 1);
                                                                                                                     ELSE
                                                                                                                         (R|E)SI \leftarrow (R|E)SI - 4;
            IF CountReq = 0
                                                                                                                         (R|E)DI \leftarrow (R|E)DI - 4;
                   THEN exit WHILE loop; FI;
                                                                                                                 ELSE IF (Quadword move)
            IF (Repeat prefix is REPZ or REPE) and (ZF = 0)
                                                                                                                     THEN IF DF = 0
                                                                                                                         (R|E)SI \leftarrow (R|E)SI + 8;
            or (Repeat prefix is REPNZ or REPNE) and (ZF = 1)
                                                                                                                         (R|E)DI \leftarrow (R|E)DI + 8;
                                                                                                                         FI:
                   THEN exit WHILE loop; FI;
                                                                                                                     ELSE
     OD;
                                                                                                                         (R|E)SI \leftarrow (R|E)SI - 8;
                                                                                                                         (R|E)DI \leftarrow (R|E)DI - 8;
                                                                                                                     FI:
                                                                                                             FI;
```

How many instructions does this take in MIPS ISA?

#### Aside: Alignment Correction in Memory

- Unaligned accesses
- LC-3b has byte load and byte store instructions that move data not aligned at the word-address boundary
  - Convenience to the programmer/compiler
- How does the hardware ensure this works correctly?
  - Take a look at state 29 for LDB
  - States 24 and 17 for STB
  - Additional logic to handle unaligned accesses
- P&P, Revised Appendix C.5

## Aside: Memory Mapped I/O

- Address control logic determines whether the specified address of LDW and STW are to memory or I/O devices
- Correspondingly enables memory or I/O devices and sets up muxes
- An instance where the final control signals of some datapath elements (e.g., MEM.EN or INMUX/2) cannot be stored in the control store
  - These signals are dependent on memory address
- P&P, Revised Appendix C.6

## Advantages of Microprogrammed Control

- Allows a very simple design to do powerful computation by controlling the datapath (using a sequencer)
  - High-level ISA translated into microcode (sequence of u-instructions)
  - Microcode (u-code) enables a minimal datapath to emulate an ISA
  - Microinstructions can be thought of as a user-invisible ISA (u-ISA)
- Enables easy extensibility of the ISA
  - Can support a new instruction by changing the microcode
  - Can support complex instructions as a sequence of simple microinstructions (e.g., REP MOVS, INC [MEM])
- Enables update of machine behavior
  - A buggy implementation of an instruction can be fixed by changing the microcode in the field
    - Easier if datapath provides ability to do the same thing in different ways

#### Update of Machine Behavior

- The ability to update/patch microcode in the field (after a processor is shipped) enables
  - Ability to add new instructions without changing the processor!
  - Ability to "fix" buggy hardware implementations

#### Examples

- IBM 370 Model 145: microcode stored in main memory, can be updated after a reboot
- □ IBM System z: Similar to 370/145.
  - Heller and Farrell, "Millicode in an IBM zSeries processor," IBM JR&D, May/Jul 2004.
- B1700 microcode can be updated while the processor is running
  - User-microprogrammable machine!
  - Wilner, "Microprogramming environment on the Burroughs B1700", CompCon 1972.

#### Multi-Cycle vs. Single-Cycle uArch

- Advantages
- Disadvantages
- For you to fill in

## Segue into Pipelining

## Review: Single-Cycle MIPS Processor (I)



## Review: Single-Cycle MIPS Processor (II)



## Review: Single-Cycle MIPS FSM

Single-cycle machine



# Can We Do Better?

#### Review: Multi-Cycle MIPS Processor



## Review: Multi-Cycle MIPS FSM



What is the shortcoming of this design?

What does this design assume about memory?

# Can We Do Better?

#### Can We Do Better?

What limitations do you see with the multi-cycle design?

#### Limited concurrency

- Some hardware resources are idle during different phases of instruction processing cycle
- "Fetch" logic is idle when an instruction is being "decoded" or "executed"
- Most of the datapath is idle when a memory access is happening

#### Can We Use the Idle Hardware to Improve Concurrency?

- Goal: More concurrency → Higher instruction throughput (i.e., more "work" completed in one cycle)
- Idea: When an instruction is using some resources in its processing phase, process other instructions on idle resources not needed by that instruction
  - E.g., when an instruction is being decoded, fetch the next instruction
  - E.g., when an instruction is being executed, decode another instruction
  - E.g., when an instruction is accessing data memory (ld/st), execute the next instruction
  - E.g., when an instruction is writing its result into the register file, access data memory for the next instruction

#### Can Have Different Instructions in Different Stages

- Fetch
- Decode
- Evaluate Address
- Fetch Operands
- Execute
- Store Result

- 1. Instruction fetch (IF)
- 2. Instruction decode and register operand fetch (ID/RF)
- 3. Execute/Evaluate memory address (EX/AG)
- 4. Memory operand fetch (MEM)
- 5. Store/writeback result (WB)

#### Can Have Different Instructions in Different Stages



## Pipelining

#### Pipelining: Basic Idea

- More systematically:
  - Pipeline the execution of multiple instructions
  - Analogy: "Assembly line processing" of instructions

#### Idea:

- Divide the instruction processing cycle into distinct "stages" of processing
- Ensure there are enough hardware resources to process one instruction in each stage
- Process a different instruction in each stage
  - Instructions consecutive in program order are processed in consecutive stages
- Benefit: Increases instruction processing throughput (1/CPI)
- Downside: Start thinking about this...