## CS2102 Digital Logic Design Final Exam

10:10-11:50am, Thursday, January 14, 2010

| 1. | 1. | (20 | %)                                  | 00       | 00  |     |
|----|----|-----|-------------------------------------|----------|-----|-----|
|    |    | A.  | What is noise margin of a gate?     | <b>—</b> | 0 1 | 0 1 |
|    |    | В.  | What propagation delay of a gate?   |          | 10  | 01  |
|    |    | C.  | What is set-up time of a flip-flop? | =[]      | ( ) | 15  |
|    |    | D.  | What is design reuse?               |          | U   | 1 0 |

- 2. (10%) Design a 7-input (A<sub>6</sub>, A<sub>5</sub>, ..., A<sub>0</sub>) 3-output (X<sub>2</sub>, X<sub>1</sub>, X<sub>0</sub>) combinational circuit using four, and <u>only four</u>, <u>1-bit full</u> adders as your basic building blocks. X is a binary number indicating the number of 1s in A. For example, when A is "1010101" X should be "100" and when we have "1111111" in A, X should output "111."
- 3. (10%) From the datapath of the small computer of Chapter 9, you have learned how to make a Two-Read-One-Write(2R1W) register file. In many advanced CPU design, register files of more read/write ports are needed for parallel processing. Design a Three-Read-Two-Write(3R2W) register file of four 8-bit registers.
- 4. (15%) Suppose all registers below are positive-edge-triggered and synchronized to a common clock signal. <u>List every set of register-transfer operations possible in a cycle</u>. For example, it can perform two transfers, Ra ← R1 and Rb ← R3, simulatneously in a cycle.



5. (20%) Given the datapath depicted in Figure 1, what are the values the controller should set for the following signals in order to perform the following four instructions?

| MB | MD     | MW                       | RW                            | AA                                              | BA  | DA  |
|----|--------|--------------------------|-------------------------------|-------------------------------------------------|-----|-----|
| X  | 1      | D                        | 1                             | 101                                             | XXX | 10  |
| 0  | X      |                          | 0                             | 101                                             | (11 | XXX |
| )  | n      | 0                        |                               | 111                                             | XXX | 0/0 |
| h  | 10     | D                        |                               | 000                                             | 0/1 | 011 |
|    | MB X 0 | MB MD  X I  0 X  1 0 0 0 | MB MD MW  X I D  0 X I  0 D D | MB MD MW RW  X I D I  0 X I O  1 0 0 I  0 0 0 I | X   | MB  |



Figure 1

- (20 pts) Use the multi-cycle computer from the text book and copied in Figure 2.
   Design a microprogram (in state-transition diagram) so that it can perform the new instructions
  - A. Reorder\_RF; //the instruction swaps the conetnts of registers R0...R7 to that of R7...R0.
  - B. M[Rc] ← M[Rb] M[Ra]; // Ra, Rb, Rc serve as pointers to data memory locations



Figure 2 A multi-cycle CPU

(15%) Program the following Programmable Array Logic (PAL) such that it
performs the same function as that of the Programmable Logic Array (PLA) in the
next page.



