

# EECS 207002 Logic Design Laboratory 邏輯設計實驗

黄元豪 Yuan-Hao Huang

國立清華大學電機工程學系 Department of Electrical Engineering National Tsing-Hua University

## Syllabus

TS IN UNITED A LINE OF THE PARTY OF THE PART

- Credit: 3
- Instructor: Yuan-Hao Huang (黃元豪)
  - Room 953 Delta Building,
  - E-mail: yhhuang@ee.nthu.edu.tw
- Class Hours
  - 15:30~17:20 (R7,R8) Teaching at Delta Building Room 217 (class)
- TA Hours
  - 17:30~19:20 (R9,RA) Delta Building 2F 電子電路實驗室(lab)
  - 17:30~19:20 (M9,MA) Delta Building 2F 電子電路實驗室(lab)
    - 補demo 於 Prof. His-Pin Ma's TA Hours
- Course Notes: eLearn 數位學習平台
- Teaching Assistants:
  - 吳秉豐、陳思熙、江威霖、徐宜婕、陳成彬、周沛毅
  - Email: nthueecom626@gmail.com

# **Syllabus**



#### Reference Book

- William J. Dally & R. Curtis Harting, Digital Design A System Approach, Cambridge International Student Edition
- M. Morris Mano & Charles R. Kime, Logic and Computer Design Fundamental, 4th ed. 2008, Pearson Prentice Hall.

#### Grading

- 70%: Experiments

- 20% : Final Project

- 10%: Final On-Site Examination

## Schedule

| Official<br>Week | Date | Lecture                                          | Lab                                         |
|------------------|------|--------------------------------------------------|---------------------------------------------|
| 1                | 2/17 | 0 Introduction to Verilog RTL                    | Lab 0: Simple Verilog and Vivado Simulation |
| 2                | 2/24 | 1 Verilog HDL I Combination Logic                | Lab 1: Introduction to Verilog HDL          |
| 3                | 3/3  | 2. FPGA Emulation                                | Lab 1: Introduction to Verilog HDL          |
| 4                | 3/10 | 3. Verilog HDL II Sequential Logic               | Lab 2: FPGA Emulation                       |
| 5                | 3/17 | 4. Counters and Shift Registers                  | Lab 3: Counters and Shift Registers I       |
| 6                | 3/24 | 5. Finite State Machine / Button and Stopwatches | Lab 4: Counters and Shift Registers II      |
| 7                | 3/31 | 7_0. Communications Protocol                     | Lab 5: Timers and Stop Watches              |
| 8                | 4/7  | 7_1. Speaker                                     | Lab 6: Electronic Clock                     |
| 9                | 4/14 | 8 Keyboard                                       | Lab 6: Electronic Clock                     |
| 10               | 4/21 | 8 Keyboard                                       | Lab 7: Speakers                             |
| 11               | 4/28 | 9 Electronic Organ                               | Lab 8: Keyboard                             |
| 12               | 5/5  | 10 VGA *final project proposal                   | Lab 8: Keyboard                             |
| 13               | 5/12 | 10 VGA                                           | Lab 9: VGA Display                          |
| 14               | 5/19 | Final Project                                    | Lab 9: VGA Display                          |
| 15               | 5/25 | Final Project                                    |                                             |
| 16               | 6/2  | Final Exam                                       |                                             |
| 17               | 6/9  | Final Project                                    |                                             |
| 18               | 6/16 | Final Project Demo                               |                                             |

## **Experiments**



- Pre-lab assignment
  - Upload simulation results and signed by TAs
- Course contents
  - ~40min instruction by instructor
- Lab Experiments
  - Rest of the lab hours with instructor & TAs
  - Demo by pm 19:20
- Lab Demo Report deadline
  - pm 11:59, Wednesday after lab work

#### Lab Evaluation



- Pre-lab
  - On time: 20% (-5%/week)
- Experiment
  - On time: 35% (-5%/week)
- Lab report
  - On time: 15% (-5%/week)
  - Report score: +20%
  - Bonus Problem: +10%

#### **Software**



- Vivado Installation
  - Verilog HDL Editor
  - Verilog Simulator
  - FPGA Design and Implementation Tool
- You can download the tool package (Vivado 2016.2) at elearn course website.
- You can apply the updated tool package (Vivado 2019.2) at <a href="http://www.Xilinx.com">http://www.Xilinx.com</a>
  - Please read instruction in elearn course website.



建議修課時程 邏輯設計 EE 2280 入門課程 大一 邏輯設計實驗 計算機程式語言 EE 2230 EE 2310 電子學 電路學 EE 2250 EE 2210 大二 積體電路設計導論 訊號與系統 資料結構 數位電路分析與設計 電子電路實驗 EE 4290 EE 3610 EE 2410 EE 3680 EE 2270 核心課程 類比電路分析與設計 積體電路設計實習 計算機結構 嵌入式系統與實驗 大 EE 3680 EE 3450 EE 4292 EE2405 實作專題 EE 3900 \*超大型積體電路設計 超大型積體電路測試 積體電路設計自動化 核心課程 \*若無修過EE4290則需修EE5250 EE5250 EE6250 EE5265 大四\ 研究所 混合式無 半導體 通訊系統 類比電路 計算機 仿神經 射頻積 有線通 超大型 晶片設計 記憶體 設計 體電路 訊積體 算數 積體電 線通訊積 積體電 進階課程 ENE5210 設計 雷路設 體電路設 路數位. EE5410 測試 COM5190 訊號處 計 EE6260 EE6253 EE5280 EE5285 EE5665 EE5270



- 一年級:電資院學士班、電機系、資工系、雙主修(電資、電機、資工)
- 四年級:電資院學士班、電機系、資工系、雙主修(電資、電機、資工)
- 三年級:電資院學士班、電機系、資工系、雙主修(電資、電機、資工)
- 二年級:電資院學士班、電機系、資工系、雙主修(電資、電機、資工)
- 大四:電資院、電機系、資工系第二專長
- 大三:電資院、電機系、資工系第二專長
- 大二:電資院、電機系、資工系第二專長