# Lab 5 Report

### Answers to the Prelab questions from Section 6

1. Why are transient states necessary?

Transient states are necessary in computer systems to handle intermediate or temporary conditions during data transfer or processing. They help ensure data consistency, synchronization, and proper communication between different components.

2. Why does a coherence protocol use stalls?

A coherence protocol uses stalls to temporarily pause or delay certain operations in order to maintain data coherence and prevent conflicts. Stalls allow the protocol to coordinate access to shared data and ensure that all cores have a consistent view of memory.

3. What is deadlock and how can we avoid it?

Deadlock is a situation where multiple processes or threads are unable to proceed because each is waiting for a resource that is held by another. Deadlocks can be avoided by implementing strategies such as resource allocation algorithms, deadlock detection algorithms, and resource scheduling techniques.

4. What is the functionality of Put-Ack (i.e., WB-Ack ) messages? They are used as a response to which message types?

Put-Ack (WB-Ack) messages are used to acknowledge the successful completion of a write-back operation in a cache coherence protocol. They are sent as a response to Put (WB) messages that initiate write-backs from caches to the main memory.

5. What determines who is the sender of a data reply to the requesting core? Which are the possible options?

The sender of a data reply to a requesting core is typically determined by the request type and the current cache situation in the cache coherence system.

Possible options include the cache on other node, the directory, or the main memory.

6. What is the difference between a Put-Ack and an Inv-Ack message?

The main difference between a Put-Ack and an Inv-Ack message lies in their purpose and usage.

- Put-Ack messages are used to acknowledge the successful completion of a write-back operation.
- Inv-Ack messages are used to acknowledge the invalidation of a cache line in a cache coherence protocol.

### Answers to all the questions from Section 5

1. How does the FSM know it has received the last Inv\_Ack reply for a TBE entry?

The Directory maintains a record of all individuals sharing a specific block and sends an AckCount that corresponds to the number of sharers. By receiving this information, the cache controller can determine the total number of sharers and anticipate the number of InvAcks to expect. With this knowledge, the Finite State Machine (FSM) can ascertain whether it has received the final InvAck reply for a Transaction Block Entry (TBE).

2. How is it possible to receive a PUTM request from a NonOwner core? Please provide a set of events that will lead to this scenario.

Please refer to the diagram below for the sequence of operations:

- 1. Initially, Core 1 has a block in M state and the directory is in M state and thus does not have the block. Core2 makes a GetS request to Directory.
- 2. Directory send the Fwd-Gets request to the owner, Core 1. The Directory adds the previous owner and the current requestor to the list of sharers and clears the owner. The Directory transitions from M to MS\_D as it waits for the data from Core 1.
- 3. Meanwhile, Core 1 receives a Replacement Request for the block, so it issues a write-back ( PutM +Data) to the Directory.
- 4. Core 1 then receives the Fwd-Gets request while it is in MI\_A, and sends the requested block to the Directory and the Core 2.

- 5. The Fwd-Gets reply from Core 1 arrives, so now the Directory can complete the transition from MS\_D to Shared.
- 6. The Directory then receives the PutM+Data message, but at this point Core 1 is no longer the owner.



#### 3. Why do we need to differentiate between a PUTS and a PUTS-Last request?

**PUTS** is sent to the directory cache controller when its cache block in **s** state has more than one sharer. In this case, the cache controller must keep its cache block because other sharers still exist.

**PUTS-Last** is sent to the directory cache controller when there is only one sharer or none at all. In this case, the directory can invalidate it's cache block.

Thus, we need to differentiate between PUTS and PUTS-Last so that the directory cache controller can know when to invalidate it's cache block.

# 4. How is it possible to receive a PUTS-Last request for a block in modified state in the directory? Please provide a set of events that will make this possible.

- a. Core 1 issues a GETM request and goes to transient state
- b. Core 2 issues PUTS-Last request and goes to transient state
- c. Directory receives Core 1's GETM first, goes to M state, and sent invalidation as it's previously in S state
- $\text{d. Core 2's} \ \, \textcolor{red}{\textbf{PUTS-Last}} \ \, \text{request finally arrives at Directory, which is now in modified state because of last step.}$



#### 5. Why is it not possible to get an Invalidation request for a cache block in a Modified state? Please explain.

Invalidation request is only sent to the cache block in § state. And is only happening when the directory is in § state.

For cache block in M state, it can't receive invalidation request because it's not in s state. And the directory must also be M state.



6. Why is it not possible for the cache controller to get a Fwd-Gets request for a block in SI\_A state? Please explain.

When the Directory receives a GETS request, it will send a Fwd-GetS to the owner of the block. Since the block is in SI\_A state, it is not the owner and therefore it will be impossible for its cache controller to receive a Fwd-GetS.

7. Was your verification testing exhaustive? How can you ensure that the random tester has exercised all possible transitions (i.e., all { State, Event } pairs)?

While the system can detect unexpected transitions, it does not provide a signal indicating whether all transitions have been encountered at some point.

As a result, achieving "exhaustive" testing of the system is not possible. Only an "extensive" one is possible. To ensure comprehensive coverage of transition states, we conducted progressive testing by increasing the number of cores, instructions (loads), and decreasing cache size. With more cores communicating and increased traffic from additional instructions, the likelihood of uncovering previously unseen transitions and associated errors was heightened. This approach allowed for a more extensive testing of the system, although not reaching complete exhaustiveness.

When errors were encountered, we reviewed and addressed those transitions.

# Table documenting all your protocol modifications (e.g., new transient states) with respect to Tables 8.1 and 8.2

|                        | Load       | <u>Ifetch</u> | Store                               | Replacement    | Fwd<br>GetS              | Fwd<br>GetM              | <u>Inv</u>                           | WB<br>Ack                           | Inv<br>Ack | Inv Ack<br>all                | Data from Dir<br>No Acks | Data from Dir<br>Ack Cnt   | Data from Dir<br>Ack Cnt Last | Data from<br>Owner         |                       |
|------------------------|------------|---------------|-------------------------------------|----------------|--------------------------|--------------------------|--------------------------------------|-------------------------------------|------------|-------------------------------|--------------------------|----------------------------|-------------------------------|----------------------------|-----------------------|
| I                      |            |               | <u>v am i p m</u> /<br><u>IM AD</u> |                |                          |                          |                                      |                                     |            |                               |                          |                            |                               |                            | I                     |
| <u>s</u>               | <u>r m</u> | <u>r m</u>    | <u>v x am p m</u> /<br>SM AD        | v bs / SI A    |                          |                          | fi <b>c</b> c h o<br>/ <u>I</u>      |                                     |            |                               |                          |                            |                               |                            | <u>s</u>              |
| <u>M</u>               | <u>r m</u> | <u>r m</u>    | <u>s m</u>                          | v x bm/MI<br>A | de e o / S               | e ccho/<br>I             |                                      |                                     |            |                               |                          |                            |                               |                            | <u>M</u>              |
| <u>IS D</u>            | <u>z</u>   | <u>z</u>      | <u>z</u>                            | <u>z</u>       |                          |                          | <u>z</u>                             |                                     |            |                               | uwrxn/S                  |                            |                               | <u>u w rx n</u> / <u>S</u> | <u>IS D</u>           |
| IM<br>AD               | <u>z</u>   | <u>z</u>      | <u>z</u>                            | <u>z</u>       | Z                        | <u>z</u>                 |                                      |                                     | <u>q_n</u> |                               | u sx w n / M             | <u>u q n</u> / <u>IM A</u> | u sx w n / M                  | u sx w n/M                 | IM<br>AD              |
| IM A                   | <u>z</u>   | <u>z</u>      | <u>z</u>                            | <u>z</u>       | <u>z</u>                 | <u>z</u>                 |                                      |                                     | <u>q n</u> | <u>w sx n</u> /<br><u>M</u>   |                          |                            |                               |                            | IM A                  |
| <u>SM</u><br><u>AD</u> | <u>r m</u> | <u>r m</u>    | <u>z</u>                            | <u>z</u>       | <u>z</u>                 | <u>z</u>                 | <u>fi o</u> / <u>IM</u><br><u>AD</u> |                                     | <u>q_n</u> |                               | <u>sx w n</u> / <u>M</u> | <u>q n</u> / <u>SM A</u>   | <u>sx w n</u> / <u>M</u>      |                            | SM<br>AD              |
| <u>SM</u><br><u>A</u>  | <u>r m</u> | <u>r m</u>    | <u>z</u>                            | <u>z</u>       | <u>z</u>                 | <u>z</u>                 |                                      |                                     |            | <u>q sx w n</u><br>/ <u>M</u> |                          |                            |                               |                            | <u>SM</u><br><u>A</u> |
| SI A                   | <u>z</u>   | <u>z</u>      | <u>z</u>                            | <u>z</u>       |                          |                          |                                      | <u>h w <b>c</b>c</u><br>o/ <u>I</u> |            |                               |                          |                            |                               |                            | <u>SI A</u>           |
| MI A                   | <u>z</u>   | <u>z</u>      | <u>z</u>                            |                | d <b>e</b> e o /<br>SI A | <u>e o</u> / <u>II A</u> |                                      | <u>h w <b>c</b>c</u><br>o/ <u>I</u> |            |                               |                          |                            |                               |                            | MI A                  |
| II A                   | <u>z</u>   | <u>z</u>      | <u>z</u>                            | Z              |                          |                          |                                      | <u>cc w h</u><br>o/ <u>I</u>        |            |                               |                          |                            |                               |                            | ΠА                    |
|                        | Load       | <u>Ifetch</u> | Store                               | Replacement    | Fwd<br>GetS              | Fwd<br>GetM              | <u>Inv</u>                           | WB<br>Ack                           | Inv<br>Ack | Inv Ack<br>all                | Data from Dir<br>No Acks | Data from Dir<br>Ack Cnt   | Data from Dir<br>Ack Cnt Last | Data from<br>Owner         |                       |

Difference with Table 8.1 is highlighted in the table above

|          | <u>GETM</u>           | GETS                      | PUTM        | PUTM<br>Owner           | PUTM<br>NotOwner | PUTS<br>NotLast | PUTS<br>Last                   | PUT<br>Ack | Memory<br>Data              | Memory<br>Ack           | <u>Data</u>                               |                        |
|----------|-----------------------|---------------------------|-------------|-------------------------|------------------|-----------------|--------------------------------|------------|-----------------------------|-------------------------|-------------------------------------------|------------------------|
| Ī        | e qf i / IM MD        | gfi/ISMD                  |             |                         | <u>a i</u>       | <u>a i</u>      | <u>a i</u>                     |            |                             |                         |                                           | I                      |
| <u>M</u> |                       | f ars2 aos c i / MS<br>AD |             | <u>lq pl c i</u> / MI A | <u>a i</u>       | <u>a i</u>      | <u>a i</u>                     |            |                             |                         |                                           | <u>M</u>               |
| <u>s</u> | ds2 fwm cs e i /<br>M | ds ars2 i                 |             |                         | <u>k a i</u>     | <u>k a i</u>    | <u><b>k</b> a i</u> / <u>I</u> |            |                             |                         |                                           | <u>s</u>               |
| MS AD    | <u>z</u>              | <u>z</u>                  |             |                         | <u>k a i</u>     | <u>k a i</u>    | <u>k a i</u>                   |            |                             |                         | <u>lqi pl2 pr</u> / <u>MS</u><br><u>A</u> | MS AD                  |
| MS A     | <u>z</u>              | <u>z</u>                  |             | <u>z</u>                | <u>z</u>         | <u>z</u>        | <u>z</u>                       |            |                             | <u>qm/S</u>             |                                           | MSA                    |
| MIA      | <u>z</u>              | <u>z</u>                  |             | <u>z</u>                | <u>z</u>         | <u>z</u>        | <u>z</u>                       |            |                             | <u>la qm</u> / <u>I</u> |                                           | MIA                    |
| IS MD    | <u>z</u>              | <u>z</u>                  |             | <u>z</u>                | <u>z</u>         | <u>z</u>        | <u>z</u>                       |            | <u>d ars1 qm</u> / <u>S</u> |                         |                                           | IS MD                  |
| IM<br>MD | <u>z</u>              | <u>z</u>                  |             | <u>z</u>                | <u>z</u>         | <u>z</u>        | <u>z</u>                       |            | <u>d qm</u> / <u>M</u>      |                         |                                           | <u>IM</u><br><u>MD</u> |
|          | <u>GETM</u>           | GETS                      | <u>PUTM</u> | PUTM<br>Owner           | PUTM<br>NotOwner | PUTS<br>NotLast | PUTS<br>Last                   | PUT<br>Ack | Memory<br>Data              | Memory<br>Ack           | <u>Data</u>                               |                        |

Difference with Table 8.2 is highlighted in the table above

| Simple table | Ifetch                   | Data_from_Dir_Ack_Cnt_Last |  |  |  |  |
|--------------|--------------------------|----------------------------|--|--|--|--|
| I            | Send GetS to<br>Dir/IS_D |                            |  |  |  |  |
| IS_D         | Stall                    |                            |  |  |  |  |
| IM_AD        | Stall                    | -/M                        |  |  |  |  |
| IM_A         | Stall                    |                            |  |  |  |  |
| S            | Hit                      |                            |  |  |  |  |
| SM_AD        | Hit                      | -/M                        |  |  |  |  |
| SM_A         | Hit                      |                            |  |  |  |  |
| М            | Hit                      |                            |  |  |  |  |
| MI_A         | Stall                    |                            |  |  |  |  |
| SI_A         | Stall                    |                            |  |  |  |  |

| Simple table | Functionality                                                                                  |  |  |  |
|--------------|------------------------------------------------------------------------------------------------|--|--|--|
| MS_AD        | Modified -> Shared, waiting for data, after getting data, waiting for ack from memory ( MS_A ) |  |  |  |
| MS_A         | Modified -> Shared, waiting for ack from memory                                                |  |  |  |
| MI_A         | Modified -> Invalid, waiting for ack from memory                                               |  |  |  |
| IS_MD        | Invalid -> Shared, waiting for data from memory                                                |  |  |  |
| IM_MD        | Invalid -> Modified, waiting for data from memory                                              |  |  |  |

## **Distribution of Work**

We split work evenly