## N-Channel Logic Level Enhancement Mode Field Effect Transistor

P3055LDG TO-252 (DPAK) Lead-Free

#### **PRODUCT SUMMARY**

| $V_{(BR)DSS}$ | R <sub>DS(ON)</sub> | I <sub>D</sub> |  |  |
|---------------|---------------------|----------------|--|--|
| 25            | 50m                 | 12A            |  |  |





1. GATE

2. DRAIN

3. SOURCE

**ABSOLUTE MAXIMUM RATINGS (T<sub>C</sub> = 25 °C Unless Otherwise Noted)** 

| PARAMETERS/TEST C                              | SYMBOL                  | LIMITS           | UNITS      |      |
|------------------------------------------------|-------------------------|------------------|------------|------|
| Gate-Source Voltage                            | $V_{GS}$                | ±20              | V          |      |
| Continuous Dusin Comment                       | T <sub>C</sub> = 25 °C  |                  | 12         |      |
| Continuous Drain Current                       | T <sub>C</sub> = 100 °C | - I <sub>D</sub> | 8          | Α    |
| Pulsed Drain Current <sup>1</sup>              | I <sub>DM</sub>         | 45               |            |      |
| Avalanche Energy                               | L = 0.1mH               | E <sub>AS</sub>  | 60         |      |
| Repetitive Avalanche Energy <sup>2</sup>       | L = 0.05mH              | E <sub>AR</sub>  | 3          | — mJ |
| Power Dissipation                              | T <sub>C</sub> = 25 °C  | Б                | 48         | W    |
|                                                | T <sub>C</sub> = 100 °C | P <sub>D</sub>   | 20         | VV   |
| Operating Junction & Storage Temperature Range |                         | $T_{j},T_{stg}$  | -55 to 150 | °C   |
| Lead Temperature (1/16" from case for 10 sec.) |                         | T <sub>L</sub>   | 275        |      |

#### THERMAL RESISTANCE RATINGS

| THERMAL RESISTANCE  | SYMBOL         | TYPICAL | MAXIMUM | UNITS |
|---------------------|----------------|---------|---------|-------|
| Junction-to-Case    | $R_{	hetaJC}$  |         | 3       |       |
| Junction-to-Ambient | $R_{	heta JA}$ |         | 75      | °C/W  |
| Case-to-Heatsink    | $R_{	heta CS}$ | 1       |         |       |

<sup>&</sup>lt;sup>1</sup>Pulse width limited by maximum junction temperature.

ELECTRICAL CHARACTERISTICS (T<sub>C</sub> = 25 °C. Unless Otherwise Noted)

| LEEGTRICAL GHARACTERISTICS      | ECTRICAL CHARACTERISTICS (T <sub>C</sub> = 25 °C, Unless Otherwise Noted) |                                                     |        |     |      |       |
|---------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|--------|-----|------|-------|
| PARAMETER                       | SYMBOL                                                                    | TEST CONDITIONS                                     | LIMITS |     |      | UNIT  |
| TANAMETER                       | OTHIBOL                                                                   | TEST CONDITIONS                                     | MIN    | TYP | MAX  | OIVII |
| STATIC                          |                                                                           |                                                     |        |     |      |       |
| Drain-Source Breakdown Voltage  | $V_{(BR)DSS}$                                                             | $V_{GS} = 0V, I_D = 250\mu A$                       | 25     |     |      | V     |
| Gate Threshold Voltage          | $V_{GS(th)}$                                                              | $V_{DS} = V_{GS}, I_D = 250 \mu A$                  | 8.0    | 1.2 | 2.5  | V     |
| Gate-Body Leakage               | $I_{GSS}$                                                                 | $V_{DS} = 0V, V_{GS} = \pm 20V$                     |        |     | ±250 | nA    |
| Zero Gate Voltage Drain Current | I <sub>DSS</sub>                                                          | $V_{DS} = 20V, V_{GS} = 0V$                         |        |     | 25   | ^     |
| Zelo Gate Voltage Diam Guilent  |                                                                           | $V_{DS} = 20V, V_{GS} = 0V, T_{J} = 125  ^{\circ}C$ |        |     | 250  | μΑ    |

 $<sup>^{2}</sup>$ Duty cycle  $\leq 1\%$ 

**NIKO-SEM** 

### **N-Channel Logic Level Enhancement Mode Field Effect Transistor**

**P3055LDG TO-252 (DPAK)** Lead-Free

| On-State Drain Current <sup>1</sup>   | I <sub>D(ON)</sub>   | $V_{DS} = 10V, V_{GS} = 10V$                    | 12             |       |     | Α   |
|---------------------------------------|----------------------|-------------------------------------------------|----------------|-------|-----|-----|
| Drain-Source On-State                 | D                    | $V_{GS} = 5V, I_D = 12A$                        |                | 70    | 120 | m   |
| Resistance <sup>1</sup>               | $R_{DS(ON)}$         | $V_{GS} = 10V, I_D = 12A$                       |                | 50    | 90  | 111 |
| Forward Transconductance <sup>1</sup> | g <sub>fs</sub>      | $V_{DS} = 15V, I_{D} = 12A$                     |                | 16    |     | S   |
|                                       |                      | DYNAMIC                                         |                |       |     |     |
| Input Capacitance                     | C <sub>iss</sub>     |                                                 |                | 450   |     |     |
| Output Capacitance                    | C <sub>oss</sub>     | $V_{GS} = 0V, V_{DS} = 15V, f = 1MHz$           |                | 200   |     | pF  |
| Reverse Transfer Capacitance          | $C_{rss}$            |                                                 |                | 60    |     |     |
| Total Gate Charge <sup>2</sup>        | $Q_g$                |                                                 |                | 15    |     |     |
| Gate-Source Charge <sup>2</sup>       | $Q_{gs}$             | $V_{DS} = 0.5V_{(BR)DSS}, V_{GS} = 10V,$        |                | 2.0   |     | nC  |
| Gate-Drain Charge <sup>2</sup>        | $Q_{gd}$             | $I_D = 6A$                                      |                | 7.0   |     |     |
| Turn-On Delay Time <sup>2</sup>       | t <sub>d(on)</sub>   |                                                 |                | 6.0   |     |     |
| Rise Time <sup>2</sup>                | t <sub>r</sub>       | $V_{DS} = 15V, R_{L} = 1$                       |                | 6.0   |     | nS  |
| Turn-Off Delay Time <sup>2</sup>      | t <sub>d(off)</sub>  | $I_D \cong 12A, \ V_{GS} = 10V, \ R_{GS} = 2.5$ |                | 20    |     | 110 |
| Fall Time <sup>2</sup>                | t <sub>f</sub>       |                                                 |                | 5.0   |     |     |
| SOURCE-DRAIN [                        | DIODE RATI           | NGS AND CHARACTERISTICS (T <sub>C</sub>         | = <b>25</b> °( | C)    |     |     |
| Continuous Current                    | Is                   |                                                 |                |       | 12  | ۸   |
| Pulsed Current <sup>3</sup>           | I <sub>SM</sub>      |                                                 |                |       | 20  | Α   |
| Forward Voltage <sup>1</sup>          | V <sub>SD</sub>      | $I_F = I_S$ , $V_{GS} = 0V$                     |                |       | 1.5 | V   |
| Reverse Recovery Time                 | t <sub>rr</sub>      |                                                 |                | 30    |     | nS  |
| Peak Reverse Recovery Current         | I <sub>RM(REC)</sub> | $I_F = I_S$ , $dI_F/dt = 100A / \mu S$          |                | 15    |     | Α   |
| Reverse Recovery Charge               | Q <sub>rr</sub>      |                                                 |                | 0.043 |     | μС  |

<sup>&</sup>lt;sup>1</sup>Pulse test : Pulse Width ≤ 300 μsec, Duty Cycle ≤ 2%.

REMARK: THE PRODUCT MARKED WITH "P3055LDG", DATE CODE or LOT #

Orders for parts with Lead-Free plating can be placed using the PXXXXXXG parts name.

<sup>&</sup>lt;sup>2</sup>Independent of operating temperature.
<sup>3</sup>Pulse width limited by maximum junction temperature.

#### **N-Channel Logic Level Enhancement Mode Field Effect Transistor**

**P3055LDG TO-252 (DPAK)** Lead-Free



Fig.1 On-Resistance Variation with Temperature



Fig.3 On-Resistance versus Gate-To-Source Voltage



Fig.5 On-Rresistance Variation with Temperature



Fig.2 Transfer Characteristics



Fig.4 On-Resistance versus Drain Current and Gate Voltage



VDS, Drain-To-Source Voltage(Volts)

Fig.6 Drain-To-Source Leakage Current versus Voltage

# **TO-252 (DPAK) MECHANICAL DATA**

| Dimension | mm   |      |      | Discouries | mm   |      |      |
|-----------|------|------|------|------------|------|------|------|
|           | Min. | Тур. | Max. | Dimension  | Min. | Тур. | Max. |
| Α         | 9.35 |      | 10.4 | Н          | 0.89 |      | 2.03 |
| В         | 2.2  |      | 2.4  | 1          | 6.35 |      | 6.80 |
| С         | 0.45 |      | 0.6  | J          | 5.2  |      | 5.5  |
| D         | 0.89 |      | 1.5  | K          | 0.6  |      | 1    |
| Е         | 0.45 |      | 0.69 | L          | 0.5  |      | 0.9  |
| F         | 0.03 |      | 0.23 | M          | 3.96 | 4.57 | 5.18 |
| G         | 5.2  |      | 6.2  | N          |      |      |      |

