

# Intel® 64 and IA-32 Architectures Software Developer's Manual

Volume 2 (2A, 2B, 2C, & 2D): Instruction Set Reference, A-Z

**NOTE:** The Intel 64 and IA-32 Architectures Software Developer's Manual consists of four volumes: *Basic Architecture*, Order Number 253665; *Instruction Set Reference*, A-Z, Order Number 325383; *System Programming Guide*, Order Number 325384; *Model-Specific Registers*, Order Number 335592. Refer to all four volumes when evaluating your design needs.

Order Number: 325383-080US

June 2023

## ADD-Add

| Opcode           | Instruction                             | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                  |
|------------------|-----------------------------------------|-----------|----------------|---------------------|----------------------------------------------|
| 04 ib            | ADD AL, imm8                            | I         | Valid          | Valid               | Add imm8 to AL.                              |
| 05 iw            | ADD AX, imm16                           | I         | Valid          | Valid               | Add imm16 to AX.                             |
| 05 id            | ADD EAX, imm32                          | I         | Valid          | Valid               | Add imm32 to EAX.                            |
| REX.W + 05 id    | ADD RAX, imm32                          | I         | Valid          | N.E.                | Add imm32 sign-extended to 64-bits to RAX.   |
| 80 /0 ib         | ADD r/m8, imm8                          | MI        | Valid          | Valid               | Add imm8 to r/m8.                            |
| REX + 80 /0 ib   | ADD r/m8 <sup>*</sup> , imm8            | MI        | Valid          | N.E.                | Add sign-extended imm8 to r/m8.              |
| 81 /0 iw         | ADD r/m16, imm16                        | MI        | Valid          | Valid               | Add imm16 to r/m16.                          |
| 81 /0 id         | ADD r/m32, imm32                        | MI        | Valid          | Valid               | Add imm32 to r/m32.                          |
| REX.W + 81 /0 id | ADD r/m64, imm32                        | MI        | Valid          | N.E.                | Add imm32 sign-extended to 64-bits to r/m64. |
| 83 /0 ib         | ADD r/m16, imm8                         | MI        | Valid          | Valid               | Add sign-extended imm8 to r/m16.             |
| 83 /0 ib         | ADD r/m32, imm8                         | MI        | Valid          | Valid               | Add sign-extended imm8 to r/m32.             |
| REX.W + 83 /0 ib | ADD r/m64, imm8                         | MI        | Valid          | N.E.                | Add sign-extended imm8 to r/m64.             |
| 00 /r            | ADD r/m8, r8                            | MR        | Valid          | Valid               | Add r8 to r/m8.                              |
| REX + 00 /r      | ADD r/m8 <sup>*</sup> , r8 <sup>*</sup> | MR        | Valid          | N.E.                | Add r8 to r/m8.                              |
| 01 /r            | ADD r/m16, r16                          | MR        | Valid          | Valid               | Add r16 to r/m16.                            |
| 01 /r            | ADD r/m32, r32                          | MR        | Valid          | Valid               | Add r32 to r/m32.                            |
| REX.W + 01 /r    | ADD r/m64, r64                          | MR        | Valid          | N.E.                | Add r64 to r/m64.                            |
| 02 /r            | ADD r8, r/m8                            | RM        | Valid          | Valid               | Add r/m8 to r8.                              |
| REX + 02 /r      | ADD r8 <sup>2</sup> , r/m8 <sup>2</sup> | RM        | Valid          | N.E.                | Add r/m8 to r8.                              |
| 03 /r            | ADD r16, r/m16                          | RM        | Valid          | Valid               | Add r/m16 to r16.                            |
| 03 /r            | ADD r32, r/m32                          | RM        | Valid          | Valid               | Add r/m32 to r32.                            |
| REX.W + 03 /r    | ADD r64, r/m64                          | RM        | Valid          | N.E.                | Add r/m64 to r64.                            |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A       | N/A       |
| MR    | ModRM:r/m (r, w) | ModRM:reg (г) | N/A       | N/A       |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | N/A       | N/A       |
| I     | AL/AX/EAX/RAX    | imm8/16/32    | N/A       | N/A       |

#### Description

Adds the destination operand (first operand) and the source operand (second operand) and then stores the result in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, a register, or a memory location. (However, two memory operands cannot be used in one instruction.) When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The ADD instruction performs integer addition. It evaluates the result for both signed and unsigned integer operands and sets the OF and CF flags to indicate a carry (overflow) in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

# Operation

DEST := DEST + SRC;

## Flags Affected

The OF, SF, ZF, AF, CF, and PF flags are set according to the result.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **AND-Logical AND**

| Opcode           | Instruction                  | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                               |
|------------------|------------------------------|-----------|----------------|---------------------|-------------------------------------------|
| 24 ib            | AND AL, imm8                 | I         | Valid          | Valid               | AL AND imm8.                              |
| 25 iw            | AND AX, imm16                | I         | Valid          | Valid               | AX AND imm16.                             |
| 25 id            | AND EAX, imm32               | I         | Valid          | Valid               | EAX AND imm32.                            |
| REX.W + 25 id    | AND RAX, imm32               | I         | Valid          | N.E.                | RAX AND imm32 sign-extended to 64-bits.   |
| 80 /4 ib         | AND r/m8, imm8               | MI        | Valid          | Valid               | r/m8 AND imm8.                            |
| REX + 80 /4 ib   | AND r/m8 <sup>*</sup> , imm8 | MI        | Valid          | N.E.                | r/m8 AND imm8.                            |
| 81 /4 iw         | AND r/m16, imm16             | MI        | Valid          | Valid               | r/m16 AND imm16.                          |
| 81 /4 id         | AND r/m32, imm32             | MI        | Valid          | Valid               | r/m32 AND imm32.                          |
| REX.W + 81 /4 id | AND r/m64, imm32             | MI        | Valid          | N.E.                | r/m64 AND imm32 sign extended to 64-bits. |
| 83 /4 ib         | AND r/m16, imm8              | MI        | Valid          | Valid               | r/m16 AND imm8 (sign-extended).           |
| 83 /4 ib         | AND r/m32, imm8              | MI        | Valid          | Valid               | r/m32 AND imm8 (sign-extended).           |
| REX.W + 83 /4 ib | AND r/m64, imm8              | MI        | Valid          | N.E.                | r/m64 AND imm8 (sign-extended).           |
| 20 /r            | AND r/m8, r8                 | MR        | Valid          | Valid               | r/m8 AND r8.                              |
| REX + 20 /r      | AND r/m8*, r8*               | MR        | Valid          | N.E.                | r/m64 AND r8 (sign-extended).             |
| 21 /r            | AND r/m16, r16               | MR        | Valid          | Valid               | r/m16 AND r16.                            |
| 21 /r            | AND r/m32, r32               | MR        | Valid          | Valid               | r/m32 AND r32.                            |
| REX.W + 21 /r    | AND r/m64, r64               | MR        | Valid          | N.E.                | r/m64 AND r32.                            |
| 22 /r            | AND r8, r/m8                 | RM        | Valid          | Valid               | r8 AND r/m8.                              |
| REX + 22 /r      | AND r8*, r/m8*               | RM        | Valid          | N.E.                | r/m64 AND r8 (sign-extended).             |
| 23 /r            | AND r16, r/m16               | RM        | Valid          | Valid               | r16 AND r/m16.                            |
| 23 /r            | AND r32, r/m32               | RM        | Valid          | Valid               | r32 AND r/m32.                            |
| REX.W + 23 /r    | AND r64, r/m64               | RM        | Valid          | N.E.                | r64 AND r/m64.                            |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (г, w) | ModRM:r/m (r) | N/A       | N/A       |
| MR    | ModRM:r/m (r, w) | ModRM:reg (г) | N/A       | N/A       |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | N/A       | N/A       |
| I     | AL/AX/EAX/RAX    | imm8/16/32    | N/A       | N/A       |

# Description

Performs a bitwise AND operation on the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result is set to 1 if both corresponding bits of the first and second operands are 1; otherwise, it is set to 0.

This instruction can be used with a LOCK prefix to allow the it to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

<sup>\*</sup>In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# Operation

DEST := DEST AND SRC;

# **Flags Affected**

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

# **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **BSWAP—Byte Swap**

| Opcode           | Instruction | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|------------------|-------------|-----------|----------------|---------------------|-----------------------------------------------|
| 0F C8+ <i>rd</i> | BSWAP r32   | 0         | Valid*         | Valid               | Reverses the byte order of a 32-bit register. |
| REX.W + OF C8+rd | BSWAP r64   | 0         | Valid          | N.E.                | Reverses the byte order of a 64-bit register. |

#### **NOTES:**

# **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| 0     | opcode + rd (r, w) | N/A       | N/A       | N/A       |

#### **Description**

Reverses the byte order of a 32-bit or 64-bit (destination) register. This instruction is provided for converting littleendian values to big-endian format and vice versa. To swap bytes in a word value (16-bit register), use the XCHG instruction. When the BSWAP instruction references a 16-bit register, the result is undefined.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

# IA-32 Architecture Legacy Compatibility

The BSWAP instruction is not supported on IA-32 processors earlier than the Intel486<sup>™</sup> processor family. For compatibility with this instruction, software should include functionally equivalent code for execution on Intel processors earlier than the Intel486 processor family.

#### Operation

```
TEMP := DEST
IF 64-bit mode AND OperandSize = 64
   THEN
        DEST[7:0] := TEMP[63:56];
        DEST[15:8] := TEMP[55:48];
        DEST[23:16] := TEMP[47:40];
        DEST[31:24] := TEMP[39:32];
        DEST[39:32] := TEMP[31:24];
        DEST[47:40] := TEMP[23:16];
        DEST[55:48] := TEMP[15:8];
        DEST[63:56] := TEMP[7:0];
   ELSE
        DEST[7:0] := TEMP[31:24];
        DEST[15:8] := TEMP[23:16];
        DEST[23:16] := TEMP[15:8];
        DEST[31:24] := TEMP[7:0];
FI:
```

# **Flags Affected**

None.

#### Exceptions (All Operating Modes)

<sup>\*</sup> See IA-32 Architecture Compatibility section below.

## **BT**—Bit Test

| Opcode              | Instruction    | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                    |
|---------------------|----------------|-----------|----------------|---------------------|--------------------------------|
| 0F A3 /r            | BT r/m16, r16  | MR        | Valid          | Valid               | Store selected bit in CF flag. |
| 0F A3 /r            | BT r/m32, r32  | MR        | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + 0F A3 /r    | BT r/m64, r64  | MR        | Valid          | N.E.                | Store selected bit in CF flag. |
| OF BA /4 ib         | BT r/m16, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag. |
| OF BA /4 ib         | BT r/m32, imm8 | MI        | Valid          | Valid               | Store selected bit in CF flag. |
| REX.W + OF BA /4 ib | BT r/m64, imm8 | MI        | Valid          | N.E.                | Store selected bit in CF flag. |

## Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (r) | ModRM:reg (г) | N/A       | N/A       |
| MI    | ModRM:r/m (r) | imm8          | N/A       | N/A       |

## **Description**

Selects the bit in a bit string (specified with the first operand, called the bit base) at the bit-position designated by the bit offset (specified by the second operand) and stores the value of the bit in the CF flag. The bit base operand can be a register or a memory location; the bit offset operand can be a register or an immediate value:

- If the bit base operand specifies a register, the instruction takes the modulo 16, 32, or 64 of the bit offset operand (modulo size depends on the mode and register size; 64-bit operands are available only in 64-bit mode).
- If the bit base operand specifies a memory location, the operand represents the address of the byte in memory that contains the bit base (bit 0 of the specified byte) of the bit string. The range of the bit position that can be referenced by the offset operand depends on the operand size.

See also: Bit(BitBase, BitOffset) on page 3-11.

Some assemblers support immediate bit offsets larger than 31 by using the immediate bit offset field in combination with the displacement field of the memory operand. In this case, the low-order 3 or 5 bits (3 for 16-bit operands, 5 for 32-bit operands) of the immediate bit offset are stored in the immediate bit offset field, and the high-order bits are shifted and combined with the byte displacement in the addressing mode by the assembler. The processor will ignore the high order bits if they are not zero.

When accessing a bit in memory, the processor may access 4 bytes starting from the memory address for a 32-bit operand size, using by the following relationship:

Effective Address + (4 \* (BitOffset DIV 32))

Or, it may access 2 bytes starting from the memory address for a 16-bit operand, using this relationship:

Effective Address + (2 \* (BitOffset DIV 16))

It may do so even when only a single byte needs to be accessed to reach the given bit. When using this bit addressing mechanism, software should avoid referencing areas of memory close to address space holes. In particular, it should avoid references to memory-mapped I/O registers. Instead, software should use the MOV instructions to load from or store to these addresses, and use the register form of these instructions to manipulate the data.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

CF := Bit(BitBase, BitOffset);

## **CALL—Call Procedure**

| Opcode      | Instruction   | Op/<br>En | 64-bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                                                                             |
|-------------|---------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| E8 cw       | CALL rel16    | D         | N.S.           | Valid               | Call near, relative, displacement relative to next instruction.                                                                                                                                                                                         |
| E8 cd       | CALL rel32    | D         | Valid          | Valid               | Call near, relative, displacement relative to next instruction. 32-bit displacement sign extended to 64-bits in 64-bit mode.                                                                                                                            |
| FF /2       | CALL r/m16    | М         | N.E.           | Valid               | Call near, absolute indirect, address given in r/m16.                                                                                                                                                                                                   |
| FF /2       | CALL r/m32    | М         | N.E.           | Valid               | Call near, absolute indirect, address given in r/m32.                                                                                                                                                                                                   |
| FF /2       | CALL r/m64    | М         | Valid          | N.E.                | Call near, absolute indirect, address given in r/m64.                                                                                                                                                                                                   |
| 9A cd       | CALL ptr16:16 | D         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                                                                           |
| 9А ср       | CALL ptr16:32 | D         | Invalid        | Valid               | Call far, absolute, address given in operand.                                                                                                                                                                                                           |
| FF /3       | CALL m16:16   | M         | Valid          | Valid               | Call far, absolute indirect address given in m16:16. In 32-bit mode: if selector points to a gate, then RIP = 32-bit zero extended displacement taken from gate; else RIP = zero extended 16-bit offset from far pointer referenced in the instruction. |
| FF /3       | CALL m16:32   | М         | Valid          | Valid               | In 64-bit mode: If selector points to a gate, then RIP = 64-bit displacement taken from gate; else RIP = zero extended 32-bit offset from far pointer referenced in the instruction.                                                                    |
| REX.W FF /3 | CALL m16:64   | М         | Valid          | N.E.                | In 64-bit mode: If selector points to a gate, then RIP = 64-bit displacement taken from gate; else RIP = 64-bit offset from far pointer referenced in the instruction.                                                                                  |

# **Instruction Operand Encoding**

| Op/En | Operand 1 Operand 2 |     | Operand 3 | Operand 4 |
|-------|---------------------|-----|-----------|-----------|
| D     | Offset              | N/A | N/A       | N/A       |
| М     | ModRM:r/m (r)       | N/A | N/A       | N/A       |

#### **Description**

Saves procedure linking information on the stack and branches to the called procedure specified using the target operand. The target operand specifies the address of the first instruction in the called procedure. The operand can be an immediate value, a general-purpose register, or a memory location.

This instruction can be used to execute four types of calls:

- **Near Call** A call to a procedure in the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intra-segment call.
- **Far Call** A call to a procedure located in a different segment than the current code segment, sometimes referred to as an inter-segment call.
- **Inter-privilege-level far call** A far call to a procedure in a segment at a different privilege level than that of the currently executing program or procedure.
- Task switch A call to a procedure located in a different task.

The latter two call types (inter-privilege-level call and task switch) can only be executed in protected mode. See "Calling Procedures Using Call and RET" in Chapter 6 of the Intel  $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for additional information on near, far, and inter-privilege-level calls. See Chapter 8, "Task Management," in the Intel  $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for information on performing task switches with the CALL instruction.

**Near Call.** When executing a near call, the processor pushes the value of the EIP register (which contains the offset of the instruction following the CALL instruction) on the stack (for use later as a return-instruction pointer). The processor then branches to the address in the current code segment specified by the target operand. The target operand specifies either an absolute offset in the code segment (an offset from the base of the code segment) or a relative offset (a signed displacement relative to the current value of the instruction pointer in the EIP register; this value points to the instruction following the CALL instruction). The CS register is not changed on near calls.

For a near call absolute, an absolute offset is specified indirectly in a general-purpose register or a memory location (r/m16, r/m32, or r/m64). The operand-size attribute determines the size of the target operand (16, 32 or 64 bits). When in 64-bit mode, the operand size for near call (and all near branches) is forced to 64-bits. Absolute offsets are loaded directly into the EIP(RIP) register. If the operand size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits. When accessing an absolute offset indirectly using the stack pointer [ESP] as the base register, the base value used is the value of the ESP before the instruction executes.

A relative offset (*rel16* or *rel32*) is generally specified as a label in assembly code. But at the machine code level, it is encoded as a signed, 16- or 32-bit immediate value. This value is added to the value in the EIP(RIP) register. In 64-bit mode the relative offset is always a 32-bit immediate value which is sign extended to 64-bits before it is added to the value in the RIP register for the target calculation. As with absolute offsets, the operand-size attribute determines the size of the target operand (16, 32, or 64 bits). In 64-bit mode the target operand will always be 64-bits because the operand size is forced to 64-bits for near branches.

Far Calls in Real-Address or Virtual-8086 Mode. When executing a far call in real- address or virtual-8086 mode, the processor pushes the current value of both the CS and EIP registers on the stack for use as a return-instruction pointer. The processor then performs a "far branch" to the code segment and offset specified with the target operand for the called procedure. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). With the pointer method, the segment and offset of the called procedure is encoded in the instruction using a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address immediate. With the indirect method, the target operand specifies a memory location that contains a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address. The operand-size attribute determines the size of the offset (16 or 32 bits) in the far address. The far address is loaded directly into the CS and EIP registers. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared.

**Far Calls in Protected Mode**. When the processor is operating in protected mode, the CALL instruction can be used to perform the following types of far calls:

- Far call to the same privilege level
- Far call to a different privilege level (inter-privilege level call)
- Task switch (far call to another task)

In protected mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate, task gate, or TSS) and access rights determine the type of call operation to be performed.

If the selected descriptor is for a code segment, a far call to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far call to the same privilege level in protected mode is very similar to one carried out in real-address or virtual-8086 mode. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The operand- size attribute determines the size of the offset (16 or 32 bits) in the far address. The new code segment selector and its descriptor are loaded into CS register; the offset from the instruction is loaded into the EIP register.

A call gate (described in the next paragraph) can also be used to perform a far call to a code segment at the same privilege level. Using this mechanism provides an extra level of indirection and is the preferred method of making calls between 16-bit and 32-bit code segments.

When executing an inter-privilege-level far call, the code segment for the procedure being called must be accessed through a call gate. The segment selector specified by the target operand identifies the call gate. The target operand can specify the call gate segment selector either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The processor obtains the segment selector for the new code segment and the new instruction pointer (offset) from the call gate descriptor. (The offset from the target operand is ignored when a call gate is used.)

# CMOVcc—Conditional Move

| Opcode           | Instruction        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                   |
|------------------|--------------------|-----------|----------------|---------------------|-----------------------------------------------|
| 0F 47 /r         | CMOVA r16, r/m16   | RM        | Valid          | Valid               | Move if above (CF=0 and ZF=0).                |
| 0F 47 /r         | CMOVA r32, r/m32   | RM        | Valid          | Valid               | Move if above (CF=0 and ZF=0).                |
| REX.W + 0F 47 /r | CMOVA r64, r/m64   | RM        | Valid          | N.E.                | Move if above (CF=0 and ZF=0).                |
| 0F 43 /r         | CMOVAE r16, r/m16  | RM        | Valid          | Valid               | Move if above or equal (CF=0).                |
| 0F 43 /r         | CMOVAE r32, r/m32  | RM        | Valid          | Valid               | Move if above or equal (CF=0).                |
| REX.W + 0F 43 /r | CMOVAE r64, r/m64  | RM        | Valid          | N.E.                | Move if above or equal (CF=0).                |
| 0F 42 /r         | CMOVB r16, r/m16   | RM        | Valid          | Valid               | Move if below (CF=1).                         |
| 0F 42 /r         | CMOVB r32, r/m32   | RM        | Valid          | Valid               | Move if below (CF=1).                         |
| REX.W + 0F 42 /r | CMOVB r64, r/m64   | RM        | Valid          | N.E.                | Move if below (CF=1).                         |
| 0F 46 /r         | CMOVBE r16, r/m16  | RM        | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1).        |
| 0F 46 /r         | CMOVBE r32, r/m32  | RM        | Valid          | Valid               | Move if below or equal (CF=1 or ZF=1).        |
| REX.W + 0F 46 /r | CMOVBE r64, r/m64  | RM        | Valid          | N.E.                | Move if below or equal (CF=1 or ZF=1).        |
| 0F 42 /r         | CMOVC r16, r/m16   | RM        | Valid          | Valid               | Move if carry (CF=1).                         |
| 0F 42 /r         | CMOVC r32, r/m32   | RM        | Valid          | Valid               | Move if carry (CF=1).                         |
| REX.W + 0F 42 /r | CMOVC r64, r/m64   | RM        | Valid          | N.E.                | Move if carry (CF=1).                         |
| 0F 44 /r         | CMOVE r16, r/m16   | RM        | Valid          | Valid               | Move if equal (ZF=1).                         |
| 0F 44 /r         | CMOVE r32, r/m32   | RM        | Valid          | Valid               | Move if equal (ZF=1).                         |
| REX.W + 0F 44 /r | CMOVE r64, r/m64   | RM        | Valid          | N.E.                | Move if equal (ZF=1).                         |
| 0F 4F /r         | CMOVG r16, r/m16   | RM        | Valid          | Valid               | Move if greater (ZF=0 and SF=0F).             |
| 0F 4F /r         | CMOVG r32, r/m32   | RM        | Valid          | Valid               | Move if greater (ZF=0 and SF=0F).             |
| REX.W + 0F 4F /r | CMOVG r64, r/m64   | RM        | V/N.E.         | N/A                 | Move if greater (ZF=0 and SF=0F).             |
| 0F 4D /r         | CMOVGE r16, r/m16  | RM        | Valid          | Valid               | Move if greater or equal (SF=OF).             |
| 0F 4D /r         | CMOVGE r32, r/m32  | RM        | Valid          | Valid               | Move if greater or equal (SF=OF).             |
| REX.W + OF 4D /r | CMOVGE r64, r/m64  | RM        | Valid          | N.E.                | Move if greater or equal (SF=OF).             |
| 0F 4C /r         | CMOVL r16, r/m16   | RM        | Valid          | Valid               | Move if less (SF≠ OF).                        |
| OF 4C /r         | CMOVL r32, r/m32   | RM        | Valid          | Valid               | Move if less (SF≠ OF).                        |
| REX.W + OF 4C /r | CMOVL r64, r/m64   | RM        | Valid          | N.E.                | Move if less (SF≠ OF).                        |
| OF 4E /r         | CMOVLE r16, r/m16  | RM        | Valid          | Valid               | Move if less or equal (ZF=1 or SF≠ OF).       |
| 0F 4E /r         | CMOVLE r32, r/m32  | RM        | Valid          | Valid               | Move if less or equal (ZF=1 or SF $\neq$ OF). |
| REX.W + 0F 4E /r | CMOVLE r64, r/m64  | RM        | Valid          | N.E.                | Move if less or equal (ZF=1 or SF≠ OF).       |
| 0F 46 /r         | CMOVNA r16, r/m16  | RM        | Valid          | Valid               | Move if not above (CF=1 or ZF=1).             |
| 0F 46 /r         | CMOVNA r32, r/m32  | RM        | Valid          | Valid               | Move if not above (CF=1 or ZF=1).             |
| REX.W + 0F 46 /r | CMOVNA r64, r/m64  | RM        | Valid          | N.E.                | Move if not above (CF=1 or ZF=1).             |
| 0F 42 /r         | CMOVNAE r16, r/m16 | RM        | Valid          | Valid               | Move if not above or equal (CF=1).            |
| 0F 42 /r         | CMOVNAE r32, r/m32 | RM        | Valid          | Valid               | Move if not above or equal (CF=1).            |
| REX.W + 0F 42 /r | CMOVNAE r64, r/m64 | RM        | Valid          | N.E.                | Move if not above or equal (CF=1).            |
| 0F 43 /r         | CMOVNB r16, r/m16  | RM        | Valid          | Valid               | Move if not below (CF=0).                     |
| 0F 43 /r         | CMOVNB r32, r/m32  | RM        | Valid          | Valid               | Move if not below (CF=0).                     |
| REX.W + 0F 43 /r | CMOVNB r64, r/m64  | RM        | Valid          | N.E.                | Move if not below (CF=0).                     |
| 0F 47 /r         | CMOVNBE r16, r/m16 | RM        | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0).   |

| Opcode           | Instruction        | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|------------------|--------------------|-----------|----------------|---------------------|---------------------------------------------|
| 0F 47 /r         | CMOVNBE r32, r/m32 | RM        | Valid          | Valid               | Move if not below or equal (CF=0 and ZF=0). |
| REX.W + 0F 47 /r | CMOVNBE r64, r/m64 | RM        | Valid          | N.E.                | Move if not below or equal (CF=0 and ZF=0). |
| 0F 43 /r         | CMOVNC r16, r/m16  | RM        | Valid          | Valid               | Move if not carry (CF=0).                   |
| 0F 43 /r         | CMOVNC r32, r/m32  | RM        | Valid          | Valid               | Move if not carry (CF=0).                   |
| REX.W + 0F 43 /r | CMOVNC r64, r/m64  | RM        | Valid          | N.E.                | Move if not carry (CF=0).                   |
| 0F 45 /r         | CMOVNE r16, r/m16  | RM        | Valid          | Valid               | Move if not equal (ZF=0).                   |
| 0F 45 /r         | CMOVNE r32, r/m32  | RM        | Valid          | Valid               | Move if not equal (ZF=0).                   |
| REX.W + 0F 45 /r | CMOVNE r64, r/m64  | RM        | Valid          | N.E.                | Move if not equal (ZF=0).                   |
| 0F 4E /r         | CMOVNG r16, r/m16  | RM        | Valid          | Valid               | Move if not greater (ZF=1 or SF $\neq$ OF). |
| 0F 4E /r         | CMOVNG r32, r/m32  | RM        | Valid          | Valid               | Move if not greater (ZF=1 or SF≠ OF).       |
| REX.W + 0F 4E /r | CMOVNG r64, r/m64  | RM        | Valid          | N.E.                | Move if not greater (ZF=1 or SF≠ OF).       |
| OF 4C /r         | CMOVNGE r16, r/m16 | RM        | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| OF 4C /r         | CMOVNGE r32, r/m32 | RM        | Valid          | Valid               | Move if not greater or equal (SF≠ OF).      |
| REX.W + OF 4C /r | CMOVNGE r64, r/m64 | RM        | Valid          | N.E.                | Move if not greater or equal (SF≠ OF).      |
| OF 4D /r         | CMOVNL r16, r/m16  | RM        | Valid          | Valid               | Move if not less (SF=0F).                   |
| OF 4D /r         | CMOVNL r32, r/m32  | RM        | Valid          | Valid               | Move if not less (SF=0F).                   |
| REX.W + OF 4D /r | CMOVNL r64, r/m64  | RM        | Valid          | N.E.                | Move if not less (SF=0F).                   |
| 0F 4F /r         | CMOVNLE r16, r/m16 | RM        | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=0F). |
| 0F 4F /r         | CMOVNLE r32, r/m32 | RM        | Valid          | Valid               | Move if not less or equal (ZF=0 and SF=0F). |
| REX.W + OF 4F /r | CMOVNLE r64, r/m64 | RM        | Valid          | N.E.                | Move if not less or equal (ZF=0 and SF=0F). |
| OF 41 /r         | CMOVNO r16, r/m16  | RM        | Valid          | Valid               | Move if not overflow (OF=0).                |
| OF 41 /r         | CMOVNO r32, r/m32  | RM        | Valid          | Valid               | Move if not overflow (OF=0).                |
| REX.W + 0F 41 /r | CMOVNO r64, r/m64  | RM        | Valid          | N.E.                | Move if not overflow (OF=0).                |
| 0F 4B /r         | CMOVNP r16, r/m16  | RM        | Valid          | Valid               | Move if not parity (PF=0).                  |
| 0F 4B /r         | CMOVNP r32, r/m32  | RM        | Valid          | Valid               | Move if not parity (PF=0).                  |
| REX.W + OF 4B /r | CMOVNP r64, r/m64  | RM        | Valid          | N.E.                | Move if not parity (PF=0).                  |
| 0F 49 /r         | CMOVNS r16, r/m16  | RM        | Valid          | Valid               | Move if not sign (SF=0).                    |
| 0F 49 /r         | CMOVNS r32, r/m32  | RM        | Valid          | Valid               | Move if not sign (SF=0).                    |
| REX.W + 0F 49 /r | CMOVNS r64, r/m64  | RM        | Valid          | N.E.                | Move if not sign (SF=0).                    |
| 0F 45 /r         | CMOVNZ r16, r/m16  | RM        | Valid          | Valid               | Move if not zero (ZF=0).                    |
| 0F 45 /r         | CMOVNZ r32, r/m32  | RM        | Valid          | Valid               | Move if not zero (ZF=0).                    |
| REX.W + 0F 45 /r | CMOVNZ r64, r/m64  | RM        | Valid          | N.E.                | Move if not zero (ZF=0).                    |
| 0F 40 /r         | CMOVO r16, r/m16   | RM        | Valid          | Valid               | Move if overflow (OF=1).                    |
| 0F 40 /r         | CMOV0 r32, r/m32   | RM        | Valid          | Valid               | Move if overflow (OF=1).                    |
| REX.W + 0F 40 /r | CMOVO r64, r/m64   | RM        | Valid          | N.E.                | Move if overflow (OF=1).                    |
| OF 4A /r         | CMOVP r16, r/m16   | RM        | Valid          | Valid               | Move if parity (PF=1).                      |
| OF 4A /r         | CMOVP r32, r/m32   | RM        | Valid          | Valid               | Move if parity (PF=1).                      |
| REX.W + OF 4A /r | CMOVP r64, r/m64   | RM        | Valid          | N.E.                | Move if parity (PF=1).                      |
| OF 4A /r         | CMOVPE r16, r/m16  | RM        | Valid          | Valid               | Move if parity even (PF=1).                 |
| OF 4A /r         | CMOVPE r32, r/m32  | RM        | Valid          | Valid               | Move if parity even (PF=1).                 |
| REX.W + 0F 4A /r | CMOVPE r64, r/m64  | RM        | Valid          | N.E.                | Move if parity even (PF=1).                 |

| Opcode           | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|------------------|-------------------|-----------|----------------|---------------------|----------------------------|
| 0F 4B /r         | CMOVPO r16, r/m16 | RM        | Valid          | Valid               | Move if parity odd (PF=0). |
| 0F 4B /r         | CMOVPO r32, r/m32 | RM        | Valid          | Valid               | Move if parity odd (PF=0). |
| REX.W + 0F 4B /r | CMOVPO r64, r/m64 | RM        | Valid          | N.E.                | Move if parity odd (PF=0). |
| 0F 48 /r         | CMOVS r16, r/m16  | RM        | Valid          | Valid               | Move if sign (SF=1).       |
| 0F 48 /r         | CMOVS r32, r/m32  | RM        | Valid          | Valid               | Move if sign (SF=1).       |
| REX.W + 0F 48 /r | CMOVS r64, r/m64  | RM        | Valid          | N.E.                | Move if sign (SF=1).       |
| 0F 44 /r         | CMOVZ r16, r/m16  | RM        | Valid          | Valid               | Move if zero (ZF=1).       |
| 0F 44 /r         | CMOVZ r32, r/m32  | RM        | Valid          | Valid               | Move if zero (ZF=1).       |
| REX.W + 0F 44 /r | CMOVZ r64, r/m64  | RM        | Valid          | N.E.                | Move if zero (ZF=1).       |

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |  |
|-------|------------------|---------------|-----------|-----------|--|
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A       | N/A       |  |

# **Description**

Each of the CMOVcc instructions performs a move operation if the status flags in the EFLAGS register (CF, OF, PF, SF, and ZF) are in a specified state (or condition). A condition code (*cc*) is associated with each instruction to indicate the condition being tested for. If the condition is not satisfied, a move is not performed and execution continues with the instruction following the CMOV*cc* instruction.

Specifically, CMOVcc loads data from its source operand into a temporary register unconditionally (regardless of the condition code and the status flags in the EFLAGS register). If the condition code associated with the instruction (cc) is satisfied, the data in the temporary register is then copied into the instruction's destination operand.

These instructions can move 16-bit, 32-bit or 64-bit values from memory to a general-purpose register or from one general-purpose register to another. Conditional moves of 8-bit register operands are not supported.

The condition for each CMOVcc mnemonic is given in the description column of the above table. The terms "less" and "greater" are used for comparisons of signed integers and the terms "above" and "below" are used for unsigned integers.

Because a particular state of the status flags can sometimes be interpreted in two ways, two mnemonics are defined for some opcodes. For example, the CMOVA (conditional move if above) instruction and the CMOVNBE (conditional move if not below or equal) instruction are alternate mnemonics for the opcode 0F 47H.

The CMOVcc instructions were introduced in P6 family processors; however, these instructions may not be supported by all IA-32 processors. Software can determine if the CMOVcc instructions are supported by checking the processor's feature information with the CPUID instruction (see "CPUID—CPU Identification" in this chapter).

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

# Operation

```
temp := SRC

IF condition TRUE
    THEN DEST := temp;

ELSE IF (OperandSize = 32 and IA-32e mode active)
    THEN DEST[63:32] := 0;

FI:
```

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## Compatibility Mode Exceptions

Same exceptions as in protected mode.

## 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# **CMP—Compare Two Operands**

| Opcode           | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|------------------|-----------------------------------------|-----------|----------------|---------------------|----------------------------------------------------|
| 3C ib            | CMP AL, imm8                            | I         | Valid          | Valid               | Compare imm8 with AL.                              |
| 3D iw            | CMP AX, imm16                           | I         | Valid          | Valid               | Compare imm16 with AX.                             |
| 3D id            | CMP EAX, imm32                          | I         | Valid          | Valid               | Compare imm32 with EAX.                            |
| REX.W + 3D id    | CMP RAX, imm32                          | I         | Valid          | N.E.                | Compare imm32 sign-extended to 64-bits with RAX.   |
| 80 /7 ib         | CMP r/m8, imm8                          | MI        | Valid          | Valid               | Compare imm8 with r/m8.                            |
| REX + 80 /7 ib   | CMP r/m8 <sup>*</sup> , imm8            | MI        | Valid          | N.E.                | Compare imm8 with r/m8.                            |
| 81 /7 iw         | CMP r/m16, imm16                        | MI        | Valid          | Valid               | Compare imm16 with r/m16.                          |
| 81 /7 id         | CMP r/m32, imm32                        | MI        | Valid          | Valid               | Compare imm32 with r/m32.                          |
| REX.W + 81 /7 id | CMP r/m64, imm32                        | MI        | Valid          | N.E.                | Compare imm32 sign-extended to 64-bits with r/m64. |
| 83 /7 ib         | CMP r/m16, imm8                         | MI        | Valid          | Valid               | Compare imm8 with r/m16.                           |
| 83 /7 ib         | CMP r/m32, imm8                         | MI        | Valid          | Valid               | Compare imm8 with r/m32.                           |
| REX.W + 83 /7 ib | CMP r/m64, imm8                         | MI        | Valid          | N.E.                | Compare imm8 with r/m64.                           |
| 38 /r            | CMP r/m8, r8                            | MR        | Valid          | Valid               | Compare r8 with r/m8.                              |
| REX + 38 /r      | CMP r/m8 <sup>2</sup> , r8 <sup>2</sup> | MR        | Valid          | N.E.                | Compare r8 with r/m8.                              |
| 39 /r            | CMP r/m16, r16                          | MR        | Valid          | Valid               | Compare r16 with r/m16.                            |
| 39 /r            | CMP r/m32, r32                          | MR        | Valid          | Valid               | Compare r32 with r/m32.                            |
| REX.W + 39 /r    | CMP r/m64,r64                           | MR        | Valid          | N.E.                | Compare r64 with r/m64.                            |
| 3A /r            | CMP r8, r/m8                            | RM        | Valid          | Valid               | Compare r/m8 with r8.                              |
| REX + 3A /r      | CMP r8 <sup>*</sup> , r/m8 <sup>*</sup> | RM        | Valid          | N.E.                | Compare r/m8 with r8.                              |
| 3B /r            | CMP r16, r/m16                          | RM        | Valid          | Valid               | Compare r/m16 with r16.                            |
| 3B /r            | CMP r32, r/m32                          | RM        | Valid          | Valid               | Compare r/m32 with r32.                            |
| REX.W + 3B /r    | CMP r64, r/m64                          | RM        | Valid          | N.E.                | Compare r/m64 with r64.                            |

#### NOTES:

## **Instruction Operand Encoding**

| Op/En | Operand 1         | Operand 2     | Operand 3 | Operand 4 |
|-------|-------------------|---------------|-----------|-----------|
| RM    | ModRM:reg (г)     | ModRM:r/m (r) | N/A       | N/A       |
| MR    | ModRM:r/m (r)     | ModRM:reg (г) | N/A       | N/A       |
| MI    | ModRM:r/m (r)     | imm8/16/32    | N/A       | N/A       |
| ı     | AL/AX/EAX/RAX (r) | imm8/16/32    | N/A       | N/A       |

# **Description**

Compares the first source operand with the second source operand and sets the status flags in the EFLAGS register according to the results. The comparison is performed by subtracting the second operand from the first operand and then setting the status flags in the same manner as the SUB instruction. When an immediate value is used as an operand, it is sign-extended to the length of the first operand.

The condition codes used by the Jcc, CMOVcc, and SETcc instructions are based on the results of a CMP instruction. Appendix B, "EFLAGS Condition Codes," in the Intel $^{\textcircled{R}}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, shows the relationship of the status flags and the condition codes.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

temp := SRC1 - SignExtend(SRC2);

ModifyStatusFlags; (\* Modify status flags in the same manner as the SUB instruction\*)

#### Flags Affected

The CF, OF, SF, ZF, AF, and PF flags are set according to the result.

# **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# CMPS/CMPSB/CMPSW/CMPSD/CMPSQ—Compare String Operands

| Opcode     | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                                                              |
|------------|------------------------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A6         | CMPS m8, m8                  | ZO        | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI to byte at address (R E)DI. The status flags are set accordingly.       |
| A7         | CMPS m16, m16                | ZO        | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPS <i>m32</i> , <i>m32</i> | ZO        | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI at dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI at dword at address (R E)DI. The status flags are set accordingly.     |
| REX.W + A7 | CMPS m64, m64                | ZO        | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                             |
| A6         | CMPSB                        | ZO        | Valid          | Valid               | For legacy mode, compare byte at address DS:(E)SI with byte at address ES:(E)DI; For 64-bit mode compare byte at address (R E)SI with byte at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPSW                        | ZO        | Valid          | Valid               | For legacy mode, compare word at address DS:(E)SI with word at address ES:(E)DI; For 64-bit mode compare word at address (R E)SI with word at address (R E)DI. The status flags are set accordingly.     |
| A7         | CMPSD                        | ZO        | Valid          | Valid               | For legacy mode, compare dword at address DS:(E)SI with dword at address ES:(E)DI; For 64-bit mode compare dword at address (R E)SI with dword at address (R E)DI. The status flags are set accordingly. |
| REX.W + A7 | CMPSQ                        | ZO        | Valid          | N.E.                | Compares quadword at address (R E)SI with quadword at address (R E)DI and sets the status flags accordingly.                                                                                             |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| Z0    | N/A       | N/A       | N/A       | N/A       |

# **Description**

Compares the byte, word, doubleword, or quadword specified with the first source operand with the byte, word, doubleword, or quadword specified with the second source operand and sets the status flags in the EFLAGS register according to the results.

Both source operands are located in memory. The address of the first source operand is read from DS:SI, DS:ESI or RSI (depending on the address-size attribute of the instruction is 16, 32, or 64, respectively). The address of the second source operand is read from ES:DI, ES:EDI or RDI (again depending on the address-size attribute of the instruction is 16, 32, or 64). The DS segment may be overridden with a segment override prefix, but the ES segment cannot be overridden.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the CMPS mnemonic) allows the two source operands to be specified explicitly. Here, the source operands should be symbols that indicate the size and location of the source values. This explicit-operand form is provided to allow documentation. However, note that the documentation provided by this form can be misleading. That is, the source operand symbols must specify the correct type (size) of the operands (bytes, words, or doublewords, quadwords), but they do not have to specify the correct loca-

tion. Locations of the source operands are always specified by the DS:(E)SI (or RSI) and ES:(E)DI (or RDI) registers, which must be loaded correctly before the compare string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the CMPS instructions. Here also the DS:(E)SI (or RSI) and ES:(E)DI (or RDI) registers are assumed by the processor to specify the location of the source operands. The size of the source operands is selected with the mnemonic: CMPSB (byte comparison), CMPSW (word comparison), CMPSD (doubleword comparison), or CMPSQ (quadword comparison using REX.W).

After the comparison, the (E/R)SI and (E/R)DI registers increment or decrement automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E/R)SI and (E/R)DI register increment; if the DF flag is 1, the registers decrement.) The registers increment or decrement by 1 for byte operations, by 2 for word operations, 4 for doubleword operations. If operand size is 64, RSI and RDI registers increment by 8 for quadword operations.

The CMPS, CMPSW, CMPSD, and CMPSQ instructions can be preceded by the REP prefix for block comparisons. More often, however, these instructions will be used in a LOOP construct that takes some action based on the setting of the status flags before the next comparison is made. See "REP/REPE/REPZ/REPNZ—Repeat String Operation Prefix" in Chapter 4 of the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix.

In 64-bit mode, the instruction's default address size is 64 bits, 32 bit address size is supported using the prefix 67H. Use of the REX.W prefix promotes doubleword operation to 64 bits (see CMPSQ). See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
temp := SRC1 - SRC2;
SetStatusFlags(temp);
IF (64-Bit Mode)
   THEN
        IF (Byte comparison)
        THEN IF DF = 0
             THEN
                  (R|E)SI := (R|E)SI + 1;
                  (R|E)DI := (R|E)DI + 1;
             ELSE
                  (R|E)SI := (R|E)SI - 1;
                  (R|E)DI := (R|E)DI - 1;
             FI:
        ELSE IF (Word comparison)
             THEN IF DF = 0
                  THEN
                       (RIE)SI := (RIE)SI + 2;
                       (R|E)DI := (R|E)DI + 2;
                  ELSE
                       (RIE)SI := (RIE)SI - 2;
                       (R|E)DI := (R|E)DI - 2;
        ELSE IF (Doubleword comparison)
             THEN IF DF = 0
                  THEN
                       (R|E)SI := (R|E)SI + 4;
                       (R|E)DI := (R|E)DI + 4;
                  ELSE
                       (RIE)SI := (RIE)SI - 4;
                       (R|E)DI := (R|E)DI - 4;
                  FI:
```

```
ELSE (* Quadword comparison *)
          THEN IF DF = 0
              (R|E)SI := (R|E)SI + 8;
               (R|E)DI := (R|E)DI + 8;
         ELSE
               (R|E)SI := (R|E)SI - 8;
               (R|E)DI := (R|E)DI - 8;
         FI:
     FI;
ELSE (* Non-64-bit Mode *)
     IF (byte comparison)
     THEN IF DF = 0
          THEN
               (E)SI := (E)SI + 1;
              (E)DI := (E)DI + 1;
          ELSE
               (E)SI := (E)SI - 1;
               (E)DI := (E)DI - 1;
         FI:
     ELSE IF (Word comparison)
         THEN IF DF = 0
              (E)SI := (E)SI + 2;
               (E)DI := (E)DI + 2;
          ELSE
              (E)SI := (E)SI - 2;
               (E)DI := (E)DI - 2;
          FI;
     ELSE (* Doubleword comparison *)
         THEN IF DF = 0
               (E)SI := (E)SI + 4;
               (E)DI := (E)DI + 4;
         ELSE
               (E)SI := (E)SI - 4;
               (E)DI := (E)DI - 4;
         FI;
     FI;
```

# **Flags Affected**

FI;

The CF, OF, SF, ZF, AF, and PF flags are set according to the temporary result of the comparison.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **CPUID—CPU Identification**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                                                           |
|--------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OF A2  | CPUID       | ZO        | Valid          | Valid               | Returns processor identification and feature information to the EAX, EBX, ECX, and EDX registers, as determined by input entered in EAX (in some cases, ECX as well). |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

## **Description**

The ID flag (bit 21) in the EFLAGS register indicates support for the CPUID instruction. If a software procedure can set and clear this flag, the processor executing the procedure supports the CPUID instruction. This instruction operates the same in non-64-bit modes and 64-bit mode.

CPUID returns processor identification and feature information in the EAX, EBX, ECX, and EDX registers. The instruction's output is dependent on the contents of the EAX register upon execution (in some cases, ECX as well). For example, the following pseudocode loads EAX with 00H and causes CPUID to return a Maximum Return Value and the Vendor Identification String in the appropriate registers:

MOV EAX, 00H

Table 3-8 shows information returned, depending on the initial value loaded into the EAX register.

Two types of information are returned: basic and extended function information. If a value entered for CPUID.EAX is higher than the maximum input value for basic or extended function for that processor then the data for the highest basic information leaf is returned. For example, using some Intel processors, the following is true:

CPUID.EAX = 05H (\* Returns MONITOR/MWAIT leaf. \*)

CPUID.EAX = OAH (\* Returns Architectural Performance Monitoring leaf. \*)

CPUID.EAX = OBH (\* Returns Extended Topology Enumeration leaf. \*)<sup>2</sup>

CPUID.EAX =1FH (\* Returns V2 Extended Topology Enumeration leaf. \*)<sup>2</sup>

CPUID.EAX = 80000008H (\* Returns linear/physical address size data. \*)

CPUID.EAX = 8000000AH (\* INVALID: Returns same information as CPUID.EAX = 0BH. \*)

If a value entered for CPUID.EAX is less than or equal to the maximum input value and the leaf is not supported on that processor then 0 is returned in all the registers.

When CPUID returns the highest basic leaf information as a result of an invalid input EAX value, any dependence on input ECX value in the basic leaf is honored.

CPUID can be executed at any privilege level to serialize instruction execution. Serializing instruction execution guarantees that any modifications to flags, registers, and memory for previous instructions are completed before the next instruction is fetched and executed.

#### See also:

"Serializing Instructions" in Chapter 9, "Multiple-Processor Management," in the Intel $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

"Caching Translation Information" in Chapter 4, "Paging," in the Intel $^{\text{@}}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

<sup>1.</sup> On Intel 64 processors, CPUID clears the high 32 bits of the RAX/RBX/RCX/RDX registers in all modes.

<sup>2.</sup> CPUID leaf 1FH is a preferred superset to leaf 0BH. Intel recommends first checking for the existence of CPUID leaf 1FH before using leaf 0BH.

Table 3-8. Information Returned by CPUID Instruction

| Initial EAX<br>Value | X Information Provided about the Processor |                                                                                                                                                                                                                                                          |  |  |  |  |  |
|----------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                      | Basic CP                                   | PUID Information                                                                                                                                                                                                                                         |  |  |  |  |  |
| 0H                   | EAX                                        | Maximum Input Value for Basic CPUID Information.                                                                                                                                                                                                         |  |  |  |  |  |
|                      | EBX                                        | "Genu"                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                      | ECX                                        | "ntel"                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                      | EDX                                        | "inel"                                                                                                                                                                                                                                                   |  |  |  |  |  |
| 01H                  | EAX                                        | Version Information: Type, Family, Model, and Stepping ID (see Figure 3-6).                                                                                                                                                                              |  |  |  |  |  |
|                      | EBX                                        | Bits 07-00: Brand Index. Bits 15-08: CLFLUSH line size (Value $*$ 8 = cache line size in bytes; used also by CLFLUSHOPT). Bits 23-16: Maximum number of addressable IDs for logical processors in this physical package*. Bits 31-24: Initial APIC ID**. |  |  |  |  |  |
|                      | ECX                                        | Feature Information (see Figure 3-7 and Table 3-10).                                                                                                                                                                                                     |  |  |  |  |  |
|                      | EDX                                        | Feature Information (see Figure 3-8 and Table 3-11).                                                                                                                                                                                                     |  |  |  |  |  |
|                      |                                            | NOTES:                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                      |                                            | * The nearest power-of-2 integer that is not smaller than EBX[23:16] is the number of unique initial APIC IDs reserved for addressing different logical processors in a physical package. This field is only valid if CPUID.1.EDX.HTT[bit 28]= 1.        |  |  |  |  |  |
|                      |                                            | ** The 8-bit initial APIC ID in EBX[31:24] is replaced by the 32-bit x2APIC ID, available in Leaf OBH and<br>Leaf 1FH.                                                                                                                                   |  |  |  |  |  |
| 02H                  | EAX                                        | Cache and TLB Information (see Table 3-12).                                                                                                                                                                                                              |  |  |  |  |  |
|                      | EBX                                        | Cache and TLB Information.                                                                                                                                                                                                                               |  |  |  |  |  |
|                      | ECX                                        | Cache and TLB Information.                                                                                                                                                                                                                               |  |  |  |  |  |
|                      | EDX                                        | Cache and TLB Information.                                                                                                                                                                                                                               |  |  |  |  |  |
| 03H                  | EAX                                        | Reserved.                                                                                                                                                                                                                                                |  |  |  |  |  |
|                      | EBX                                        | Reserved.                                                                                                                                                                                                                                                |  |  |  |  |  |
|                      | ECX                                        | Bits 00-31 of 96-bit processor serial number. (Available in Pentium III processor only; otherwise, the value in this register is reserved.)                                                                                                              |  |  |  |  |  |
|                      | EDX                                        | Bits 32-63 of 96-bit processor serial number. (Available in Pentium III processor only; otherwise, the value in this register is reserved.)                                                                                                              |  |  |  |  |  |
|                      |                                            | NOTES:  Processor serial number (PSN) is not supported in the Pentium 4 processor or later. On all models, use the PSN flag (returned using CPUID) to check for PSN support before accessing the feature.                                                |  |  |  |  |  |
| CPUID leaves         | above 2 a                                  | and below 80000000H are visible only when IA32_MISC_ENABLE[bit 22] has its default value of 0.                                                                                                                                                           |  |  |  |  |  |
|                      | Determi                                    | nistic Cache Parameters Leaf (Initial EAX Value = 04H)                                                                                                                                                                                                   |  |  |  |  |  |
| 04H                  |                                            | NOTES:                                                                                                                                                                                                                                                   |  |  |  |  |  |
|                      |                                            | Leaf 04H output depends on the initial value in ECX.*                                                                                                                                                                                                    |  |  |  |  |  |
|                      |                                            | See also: "INPUT EAX = 04H: Returns Deterministic Cache Parameters for Each Level" on page 250.                                                                                                                                                          |  |  |  |  |  |
|                      | EAX                                        | Bits 04-00: Cache Type Field.  0 = Null - No more caches.  1 = Data Cache.  2 = Instruction Cache.  3 = Unified Cache.  4-31 = Reserved.                                                                                                                 |  |  |  |  |  |

# DEC—Decrement by 1

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|---------------|-----------------------|-----------|----------------|---------------------|----------------------------|
| FE /1         | DEC r/m8              | М         | Valid          | Valid               | Decrement r/m8 by 1.       |
| REX + FE /1   | DEC r/m8 <sup>*</sup> | М         | Valid          | N.E.                | Decrement r/m8 by 1.       |
| FF /1         | DEC r/m16             | М         | Valid          | Valid               | Decrement r/m16 by 1.      |
| FF /1         | DEC r/m32             | М         | Valid          | Valid               | Decrement r/m32 by 1.      |
| REX.W + FF /1 | DEC r/m64             | М         | Valid          | N.E.                | Decrement r/m64 by 1.      |
| 48+гw         | DEC r16               | 0         | N.E.           | Valid               | Decrement r16 by 1.        |
| 48+rd         | DEC r32               | 0         | N.E.           | Valid               | Decrement <i>r32</i> by 1. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w)   | N/A       | N/A       | N/A       |
| 0     | opcode + rd (r, w) | N/A       | N/A       | N/A       |

# Description

Subtracts 1 from the destination operand, while preserving the state of the CF flag. The destination operand can be a register or a memory location. This instruction allows a loop counter to be updated without disturbing the CF flag. (To perform a decrement operation that updates the CF flag, use a SUB instruction with an immediate operand of 1.)

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, DEC r16 and DEC r32 are not encodable (because opcodes 48H through 4FH are REX prefixes). Otherwise, the instruction's 64-bit mode default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

DEST := DEST - 1;

#### Flags Affected

The CF flag is not affected. The OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

# Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

# **DIV**—Unsigned Divide

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                |
|---------------|-----------------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------|
| F6 /6         | DIV r/m8              | М         | Valid          | Valid               | Unsigned divide AX by r/m8, with result stored in AL := Quotient, AH := Remainder.         |
| REX + F6 /6   | DIV r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Unsigned divide AX by r/m8, with result stored in AL := Quotient, AH := Remainder.         |
| F7 /6         | DIV r/m16             | М         | Valid          | Valid               | Unsigned divide DX:AX by r/m16, with result stored in AX := Quotient, DX := Remainder.     |
| F7 /6         | DIV r/m32             | M         | Valid          | Valid               | Unsigned divide EDX:EAX by r/m32, with result stored in EAX := Quotient, EDX := Remainder. |
| REX.W + F7 /6 | DIV r/m64             | M         | Valid          | N.E.                | Unsigned divide RDX:RAX by r/m64, with result stored in RAX := Quotient, RDX := Remainder. |

#### NOTES:

#### Instruction Operand Encoding

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w) | N/A       | N/A       | N/A       |

## **Description**

Divides unsigned the value in the AX, DX:AX, EDX:EAX, or RDX:RAX registers (dividend) by the source operand (divisor) and stores the result in the AX (AH:AL), DX:AX, EDX:EAX, or RDX:RAX registers. The source operand can be a general-purpose register or a memory location. The action of this instruction depends on the operand size (dividend/divisor). Division using 64-bit operand is available only in 64-bit mode.

Non-integral results are truncated (chopped) towards 0. The remainder is always less than the divisor in magnitude. Overflow is indicated with the #DE (divide error) exception rather than with the CF flag.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. In 64-bit mode when REX.W is applied, the instruction divides the unsigned value in RDX:RAX by the source operand and stores the quotient in RAX, the remainder in RDX.

See the summary chart at the beginning of this section for encoding data and limits. See Table 3-15.

#### Table 3-15. DIV Action

| Operand Size        | Dividend | Divisor | Quotient | Remainder | Maximum<br>Quotient |
|---------------------|----------|---------|----------|-----------|---------------------|
| Word/byte           | AX       | r/m8    | AL       | AH        | 255                 |
| Doubleword/word     | DX:AX    | r/m16   | AX       | DX        | 65,535              |
| Quadword/doubleword | EDX:EAX  | r/m32   | EAX      | EDX       | 2 <sup>32</sup> – 1 |
| Doublequadword/     | RDX:RAX  | r/m64   | RAX      | RDX       | 2 <sup>64</sup> – 1 |
| quadword            |          |         |          |           |                     |

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# Operation

```
IF SRC = 0
   THEN #DE; FI; (* Divide Error *)
IF OperandSize = 8 (* Word/Byte Operation *)
   THEN
        temp := AX / SRC;
        IF temp > FFH
            THEN #DE; (* Divide error *)
            ELSE
                AL := temp;
                AH := AX MOD SRC;
   ELSE IF OperandSize = 16 (* Doubleword/word operation *)
        THEN
            temp := DX:AX / SRC;
            IF temp > FFFFH
                THEN #DE; (* Divide error *)
            ELSE
                AX := temp;
                DX := DX:AX MOD SRC;
            FI;
        FI;
   ELSE IF Operandsize = 32 (* Quadword/doubleword operation *)
        THEN
            temp := EDX:EAX / SRC;
            IF temp > FFFFFFFH
                THEN #DE; (* Divide error *)
            ELSE
                EAX := temp;
                EDX := EDX:EAX MOD SRC;
            FI;
        FI;
   ELSE IF 64-Bit Mode and Operandsize = 64 (* Doublequadword/quadword operation *)
       THEN
            temp := RDX:RAX / SRC;
            IF temp > FFFFFFFFFFFFH
                THEN #DE; (* Divide error *)
            ELSE
                 RAX := temp;
                RDX := RDX:RAX MOD SRC;
            FI;
        FI;
FI;
```

## Flags Affected

The CF, OF, SF, ZF, AF, and PF flags are undefined.

#### **ENTER—Make Stack Frame for Procedure Parameters**

| Opcode   | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                 |
|----------|-------------------|-----------|----------------|---------------------|-------------------------------------------------------------|
| C8 iw 00 | ENTER imm16, 0    | II        | Valid          | Valid               | Create a stack frame for a procedure.                       |
| C8 iw 01 | ENTER imm16,1     | II        | Valid          | Valid               | Create a stack frame with a nested pointer for a procedure. |
| C8 iw ib | ENTER imm16, imm8 | II        | Valid          | Valid               | Create a stack frame with nested pointers for a procedure.  |

### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| II    | iw        | imm8      | N/A       | N/A       |

## **Description**

Creates a stack frame (comprising of space for dynamic storage and 1-32 frame pointer storage) for a procedure. The first operand (imm16) specifies the size of the dynamic storage in the stack frame (that is, the number of bytes of dynamically allocated on the stack for the procedure). The second operand (imm8) gives the lexical nesting level (0 to 31) of the procedure. The nesting level (imm8 mod 32) and the OperandSize attribute determine the size in bytes of the storage space for frame pointers.

The nesting level determines the number of frame pointers that are copied into the "display area" of the new stack frame from the preceding frame. The default size of the frame pointer is the StackAddrSize attribute, but can be overridden using the 66H prefix. Thus, the OperandSize attribute determines the size of each frame pointer that will be copied into the stack frame and the data being transferred from SP/ESP/RSP register into the BP/EBP/RBP register.

The ENTER and companion LEAVE instructions are provided to support block structured languages. The ENTER instruction (when used) is typically the first instruction in a procedure and is used to set up a new stack frame for a procedure. The LEAVE instruction is then used at the end of the procedure (just before the RET instruction) to release the stack frame.

If the nesting level is 0, the processor pushes the frame pointer from the BP/EBP/RBP register onto the stack, copies the current stack pointer from the SP/ESP/RSP register into the BP/EBP/RBP register, and loads the SP/ESP/RSP register with the current stack-pointer value minus the value in the size operand. For nesting levels of 1 or greater, the processor pushes additional frame pointers on the stack before adjusting the stack pointer. These additional frame pointers provide the called procedure with access points to other nested frames on the stack. See "Procedure Calls for Block-Structured Languages" in Chapter 6 of the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for more information about the actions of the ENTER instruction.

The ENTER instruction causes a page fault whenever a write using the final value of the stack pointer (within the current stack segment) would do so.

In 64-bit mode, default operation size is 64 bits; 32-bit operation size cannot be encoded. Use of 66H prefix changes frame pointer operand size to 16 bits.

When the 66H prefix is used and causing the OperandSize attribute to be less than the StackAddrSize, software is responsible for the following:

- The companion LEAVE instruction must also use the 66H prefix,
- The value in the RBP/EBP register prior to executing "66H ENTER" must be within the same 16KByte region of the current stack pointer (RSP/ESP), such that the value of RBP/EBP after "66H ENTER" remains a valid address in the stack. This ensures "66H LEAVE" can restore 16-bits of data from the stack.

## Operation

```
AllocSize := imm16;
NestingLevel := imm8 MOD 32;
IF (OperandSize = 64)
   THEN
        Push(RBP); (* RSP decrements by 8 *)
        FrameTemp := RSP;
   ELSE IF OperandSize = 32
       THEN
            Push(EBP); (* (E)SP decrements by 4 *)
            FrameTemp := ESP; FI;
   ELSE (* OperandSize = 16 *)
            Push(BP); (* RSP or (E)SP decrements by 2 *)
            FrameTemp := SP;
FI;
IF NestingLevel = 0
   THEN GOTO CONTINUE;
FI;
IF (NestingLevel > 1)
   THEN FOR i := 1 to (NestingLevel - 1)
       DO
            IF (OperandSize = 64)
                 THEN
                     RBP:=RBP-8;
                     Push([RBP]); (* Quadword push *)
                 ELSE IF OperandSize = 32
                     THEN
                          IF StackSize = 32
                               EBP := EBP - 4;
                               Push([EBP]); (* Doubleword push *)
                          ELSE (* StackSize = 16 *)
                               BP := BP - 4;
                               Push([BP]); (* Doubleword push *)
                          FI;
                     FI;
                 ELSE (* OperandSize = 16 *)
                      IF StackSize = 64
                          THEN
                               RBP := RBP - 2;
                               Push([RBP]); (* Word push *)
                     ELSE IF StackSize = 32
                          THEN
                               EBP := EBP - 2;
                               Push([EBP]); (* Word push *)
                          ELSE (* StackSize = 16 *)
                               BP := BP - 2;
                               Push([BP]); (* Word push *)
                     FI;
                 FI;
   OD;
FI;
IF (OperandSize = 64) (* nestinglevel 1 *)
```

```
THEN
        Push(FrameTemp); (* Quadword push and RSP decrements by 8 *)
   ELSE IF OperandSize = 32
        THEN
            Push(FrameTemp); FI; (* Doubleword push and (E)SP decrements by 4 *)
   ELSE (* OperandSize = 16 *)
            Push(FrameTemp); (* Word push and RSPIESPISP decrements by 2 *)
FI:
CONTINUE:
IF 64-Bit Mode (StackSize = 64)
   THEN
            RBP := FrameTemp;
            RSP := RSP - AllocSize;
   ELSE IF OperandSize = 32
        THEN
            EBP := FrameTemp;
            ESP := ESP - AllocSize; FI;
   ELSE (* OperandSize = 16 *)
            BP := FrameTemp[15:1]; (* Bits 16 and above of applicable RBP/EBP are unmodified *)
            SP := SP - AllocSize:
FI;
END:
```

#### Flags Affected

None.

## **Protected Mode Exceptions**

#SS(0) If the new value of the SP or ESP register is outside the stack segment limit.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#SS If the new value of the SP or ESP register is outside the stack segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#SS(0) If the new value of the SP or ESP register is outside the stack segment limit.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs or if a write using the final value of the stack pointer (within the current

stack segment) would cause a page fault.

# **IDIV**—Signed Divide

| Opcode        | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                              |
|---------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------------|
| F6 /7         | IDIV r/m8              | М         | Valid          | Valid               | Signed divide AX by r/m8, with result stored in:<br>AL := Quotient, AH := Remainder.     |
| REX + F6 /7   | IDIV r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Signed divide AX by r/m8, with result stored in AL := Quotient, AH := Remainder.         |
| F7 /7         | IDIV r/m16             | М         | Valid          | Valid               | Signed divide DX:AX by r/m16, with result stored in AX := Quotient, DX := Remainder.     |
| F7 /7         | IDIV r/m32             | М         | Valid          | Valid               | Signed divide EDX:EAX by r/m32, with result stored in EAX := Quotient, EDX := Remainder. |
| REX.W + F7 /7 | IDIV r/m64             | М         | Valid          | N.E.                | Signed divide RDX:RAX by r/m64, with result stored in RAX := Quotient, RDX := Remainder. |

#### NOTES:

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | N/A       | N/A       | N/A       |

## **Description**

Divides the (signed) value in the AX, DX:AX, or EDX:EAX (dividend) by the source operand (divisor) and stores the result in the AX (AH:AL), DX:AX, or EDX:EAX registers. The source operand can be a general-purpose register or a memory location. The action of this instruction depends on the operand size (dividend/divisor).

Non-integral results are truncated (chopped) towards 0. The remainder is always less than the divisor in magnitude. Overflow is indicated with the #DE (divide error) exception rather than with the CF flag.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. In 64-bit mode when REX.W is applied, the instruction divides the signed value in RDX:RAX by the source operand. RAX contains a 64-bit quotient; RDX contains a 64-bit remainder.

See the summary chart at the beginning of this section for encoding data and limits. See Table 3-51.

#### Table 3-51. IDIV Results

| Operand Size             | Dividend | Divisor | Quotient | Remainder | Quotient Range                          |
|--------------------------|----------|---------|----------|-----------|-----------------------------------------|
| Word/byte                | AX       | r/m8    | AL       | AH        | -128 to +127                            |
| Doubleword/word          | DX:AX    | r/m16   | AX       | DX        | -32,768 to +32,767                      |
| Quadword/doubleword      | EDX:EAX  | r/m32   | EAX      | EDX       | -2 <sup>31</sup> to 2 <sup>31</sup> - 1 |
| Doublequadword/ quadword | RDX:RAX  | r/m64   | RAX      | RDX       | -2 <sup>63</sup> to 2 <sup>63</sup> - 1 |

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

## Operation

```
IF SRC = 0
   THEN #DE; (* Divide error *)
FI:
IF OperandSize = 8 (* Word/byte operation *)
   THEN
        temp := AX / SRC; (* Signed division *)
        IF (temp > 7FH) or (temp < 80H)
       (* If a positive result is greater than 7FH or a negative result is less than 80H *)
            THEN #DE; (* Divide error *)
            ELSE
                 AL := temp;
                 AH := AX SignedModulus SRC;
   ELSE IF OperandSize = 16 (* Doubleword/word operation *)
       THEN
            temp := DX:AX / SRC; (* Signed division *)
            IF (temp > 7FFFH) or (temp < 8000H)
            (* If a positive result is greater than 7FFFH
            or a negative result is less than 8000H *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                     AX := temp:
                      DX := DX:AX SignedModulus SRC;
            FI:
       FI:
   ELSE IF OperandSize = 32 (* Quadword/doubleword operation *)
            temp := EDX:EAX / SRC; (* Signed division *)
            IF (temp > 7FFFFFFH) or (temp < 80000000H)
            (* If a positive result is greater than 7FFFFFFH
            or a negative result is less than 80000000H *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                      EAX := temp;
                      EDX := EDXE:AX SignedModulus SRC;
            FI:
       FI:
   ELSE IF OperandSize = 64 (* Doublequadword/quadword operation *)
            temp := RDX:RAX / SRC; (* Signed division *)
            IF (temp > 7FFFFFFFFFFFFH) or (temp < 8000000000000000)
            (* If a positive result is greater than 7FFFFFFFFFFFFFH
            or a negative result is less than 8000000000000000 *)
                 THEN
                      #DE; (* Divide error *)
                 ELSE
                      RAX := temp;
                      RDX := RDE:RAX SignedModulus SRC;
            FI:
        FI:
FI;
```

## Flags Affected

The CF, OF, SF, ZF, AF, and PF flags are undefined.

#### **Protected Mode Exceptions**

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#DE If the source operand (divisor) is 0.

The signed result (quotient) is too large for the destination.

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#DE If the source operand (divisor) is 0

If the quotient is too large for the designated register.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

# IMUL—Signed Multiply

| Opcode           | Instruction            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                      |
|------------------|------------------------|-----------|----------------|---------------------|------------------------------------------------------------------|
| F6 /5            | IMUL r/m8 <sup>1</sup> | М         | Valid          | Valid               | AX:= AL * r/m byte.                                              |
| F7 /5            | IMUL r/m16             | М         | Valid          | Valid               | DX:AX := AX * r/m word.                                          |
| F7 /5            | IMUL r/m32             | М         | Valid          | Valid               | EDX:EAX := EAX * r/m32.                                          |
| REX.W + F7 /5    | IMUL r/m64             | М         | Valid          | N.E.                | RDX:RAX := RAX * r/m64.                                          |
| OF AF /r         | IMUL r16, r/m16        | RM        | Valid          | Valid               | word register := word register * r/m16.                          |
| OF AF /r         | IMUL r32, r/m32        | RM        | Valid          | Valid               | doubleword register := doubleword register * r/m32.              |
| REX.W + OF AF /r | IMUL r64, r/m64        | RM        | Valid          | N.E.                | Quadword register := Quadword register * r/m64.                  |
| 6B /r ib         | IMUL r16, r/m16, imm8  | RMI       | Valid          | Valid               | word register := r/m16 * sign-extended immediate byte.           |
| 6В /г ib         | IMUL r32, r/m32, imm8  | RMI       | Valid          | Valid               | doubleword register := r/m32 * sign-<br>extended immediate byte. |
| REX.W + 6B /r ib | IMUL r64, r/m64, imm8  | RMI       | Valid          | N.E.                | Quadword register := r/m64 * sign-extended immediate byte.       |
| 69 /r iw         | IMUL r16, r/m16, imm16 | RMI       | Valid          | Valid               | word register := r/m16 * immediate word.                         |
| 69 /r id         | IMUL r32, r/m32, imm32 | RMI       | Valid          | Valid               | doubleword register := r/m32 * immediate doubleword.             |
| REX.W + 69 /r id | IMUL r64, r/m64, imm32 | RMI       | Valid          | N.E.                | Quadword register := r/m64 * immediate doubleword.               |

#### NOTES:

## Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2     | Operand 3  | Operand 4 |
|-------|------------------|---------------|------------|-----------|
| М     | ModRM:r/m (r, w) | N/A           | N/A        | N/A       |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A        | N/A       |
| RMI   | ModRM:reg (r, w) | ModRM:r/m (r) | imm8/16/32 | N/A       |

## Description

Performs a signed multiplication of two operands. This instruction has three forms, depending on the number of operands.

- **One-operand form** This form is identical to that used by the MUL instruction. Here, the source operand (in a general-purpose register or memory location) is multiplied by the value in the AL, AX, EAX, or RAX register (depending on the operand size) and the product (twice the size of the input operand) is stored in the AX, DX:AX, EDX:EAX, or RDX:RAX registers, respectively.
- **Two-operand form** With this form the destination operand (the first operand) is multiplied by the source operand (second operand). The destination operand is a general-purpose register and the source operand is an immediate value, a general-purpose register, or a memory location. The intermediate product (twice the size of the input operand) is truncated and stored in the destination operand location.
- Three-operand form This form requires a destination operand (the first operand) and two source operands (the second and the third operands). Here, the first source operand (which can be a general-purpose register or a memory location) is multiplied by the second source operand (an immediate value). The intermediate product (twice the size of the first source operand) is truncated and stored in the destination operand (a general-purpose register).

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The CF and OF flags are set when the signed integer value of the intermediate product differs from the sign extended operand-size-truncated product, otherwise the CF and OF flags are cleared.

The three forms of the IMUL instruction are similar in that the length of the product is calculated to twice the length of the operands. With the one-operand form, the product is stored exactly in the destination. With the two- and three- operand forms, however, the result is truncated to the length of the destination before it is stored in the destination register. Because of this truncation, the CF or OF flag should be tested to ensure that no significant bits are lost.

The two- and three-operand forms may also be used with unsigned operands because the lower half of the product is the same regardless if the operands are signed or unsigned. The CF and OF flags, however, cannot be used to determine if the upper half of the result is non-zero.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. Use of REX.W modifies the three forms of the instruction as follows.

- **One-operand form** —The source operand (in a 64-bit general-purpose register or memory location) is multiplied by the value in the RAX register and the product is stored in the RDX:RAX registers.
- **Two-operand form** The source operand is promoted to 64 bits if it is a register or a memory location. The destination operand is promoted to 64 bits.
- **Three-operand form** The first source operand (either a register or a memory location) and destination operand are promoted to 64 bits. If the source operand is an immediate, it is sign extended to 64 bits.

## Operation

```
IF (NumberOfOperands = 1)
   THEN IF (OperandSize = 8)
        THEN
             TMP_XP := AL * SRC (* Signed multiplication; TMP_XP is a signed integer at twice the width of the SRC *);
            AX := TMP XP[15:0];
            IF SignExtend(TMP_XP[7:0]) = TMP_XP
                 THEN CF := 0; OF := 0;
                 ELSE CF := 1; OF := 1; FI;
        ELSE IF OperandSize = 16
            THEN
                 TMP_XP := AX * SRC (* Signed multiplication; TMP_XP is a signed integer at twice the width of the SRC *)
                 DX:AX := TMP XP[31:0];
                 IF SignExtend(TMP XP[15:0]) = TMP XP
                      THEN CF := 0; OF := 0;
                      ELSE CF := 1; OF := 1; FI;
            ELSE IF OperandSize = 32
                 THEN
                      TMP XP := EAX * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC*)
                     EDX:EAX := TMP XP[63:0];
                     IF SignExtend(TMP_XP[31:0]) = TMP_XP
                          THEN CF := 0; OF := 0;
                          ELSE CF := 1: OF := 1: FI:
                 ELSE (* OperandSize = 64 *)
                      TMP XP := RAX * SRC (* Signed multiplication; TMP XP is a signed integer at twice the width of the SRC *)
                     EDX:EAX := TMP XP[127:0];
                     IF SignExtend(TMP_XP[63:0]) = TMP_XP
                          THEN CF := 0; OF := 0;
                          ELSE CF := 1; OF := 1; FI;
                 FI;
        FI;
```

```
ELSE IF (NumberOfOperands = 2)

THEN

TMP_XP := DEST * SRC (* Signed multiplication; TMP_XP is a signed integer at twice the width of the SRC *)

DEST := TruncateToOperandSize(TMP_XP);

IF SignExtend(DEST) ≠ TMP_XP

THEN CF := 1; OF := 1;

ELSE CF := 0; OF := 0; FI;

ELSE (* NumberOfOperands = 3 *)

TMP_XP := SRC1 * SRC2 (* Signed multiplication; TMP_XP is a signed integer at twice the width of the SRC1 *)

DEST := TruncateToOperandSize(TMP_XP);

IF SignExtend(DEST) ≠ TMP_XP

THEN CF := 1; OF := 1;

ELSE CF := 0; OF := 0; FI;

FI;

FI;
```

# **Flags Affected**

For the one operand form of the instruction, the CF and OF flags are set when significant bits are carried into the upper half of the result and cleared when the result fits exactly in the lower half of the result. For the two- and three-operand forms of the instruction, the CF and OF flags are set when the result must be truncated to fit in the destination operand size and cleared when the result fits exactly in the destination operand size. The SF, ZF, AF, and PF flags are undefined.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL NULL

segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

# **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

If alignment checking is enabled and an unaligned memory reference is made while the current privilege level is 3. #AC(0)

# INC—Increment by 1

| Opcode              | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                         |
|---------------------|-----------------------|-----------|----------------|---------------------|-------------------------------------|
| FE /0               | INC r/m8              | М         | Valid          | Valid               | Increment r/m byte by 1.            |
| REX + FE /0         | INC r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Increment r/m byte by 1.            |
| FF /0               | INC r/m16             | М         | Valid          | Valid               | Increment r/m word by 1.            |
| FF /0               | INC r/m32             | М         | Valid          | Valid               | Increment r/m doubleword by 1.      |
| REX.W + FF /0       | INC r/m64             | М         | Valid          | N.E.                | Increment r/m quadword by 1.        |
| 40+ rw <sup>2</sup> | INC r16               | 0         | N.E.           | Valid               | Increment word register by 1.       |
| 40+ rd              | INC r32               | 0         | N.E.           | Valid               | Increment doubleword register by 1. |

#### **NOTES:**

- 1. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.
- 2. 40H through 47H are REX prefixes in 64-bit mode.

## **Instruction Operand Encoding**

| Op/En | Operand 1          | Operand 2 | Operand 3 | Operand 4 |
|-------|--------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w)   | N/A       | N/A       | N/A       |
| 0     | opcode + rd (r, w) | N/A       | N/A       | N/A       |

## **Description**

Adds 1 to the destination operand, while preserving the state of the CF flag. The destination operand can be a register or a memory location. This instruction allows a loop counter to be updated without disturbing the CF flag. (Use a ADD instruction with an immediate operand of 1 to perform an increment operation that does updates the CF flag.)

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, INC r16 and INC r32 are not encodable (because opcodes 40H through 47H are REX prefixes). Otherwise, the instruction's 64-bit mode default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

#### Operation

DEST := DEST + 1;

#### Flags Affected

The CF flag is not affected. The OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULLsegment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# Jcc—Jump if Condition Is Met

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                       |  |
|----------|-------------|-----------|----------------|---------------------|-------------------------------------------------------------------|--|
| 77 cb    | JA rel8     | D         | Valid          | Valid               | Jump short if above (CF=0 and ZF=0).                              |  |
| 73 cb    | JAE rel8    | D         | Valid          | Valid               | Jump short if above or equal (CF=0).                              |  |
| 72 cb    | JB rel8     | D         | Valid          | Valid               | Jump short if below (CF=1).                                       |  |
| 76 cb    | JBE rel8    | D         | Valid          | Valid               | Jump short if below or equal (CF=1 or ZF=1).                      |  |
| 72 cb    | JC rel8     | D         | Valid          | Valid               | Jump short if carry (CF=1).                                       |  |
| E3 cb    | JCXZ rel8   | D         | N.E.           | Valid               | Jump short if CX register is 0.                                   |  |
| E3 cb    | JECXZ rel8  | D         | Valid          | Valid               | Jump short if ECX register is 0.                                  |  |
| E3 cb    | JRCXZ rel8  | D         | Valid          | N.E.                | Jump short if RCX register is 0.                                  |  |
| 74 cb    | JE rel8     | D         | Valid          | Valid               | Jump short if equal (ZF=1).                                       |  |
| 7F cb    | JG rel8     | D         | Valid          | Valid               | Jump short if greater (ZF=0 and SF=0F).                           |  |
| 7D cb    | JGE rel8    | D         | Valid          | Valid               | Jump short if greater or equal (SF=0F).                           |  |
| 7C cb    | JL rel8     | D         | Valid          | Valid               | Jump short if less (SF≠ OF).                                      |  |
| 7E cb    | JLE rel8    | D         | Valid          | Valid               | Jump short if less or equal (ZF=1 or SF≠ OF).                     |  |
| 76 cb    | JNA rel8    | D         | Valid          | Valid               | Jump short if not above (CF=1 or ZF=1).                           |  |
| 72 cb    | JNAE rel8   | D         | Valid          | Valid               | Jump short if not above or equal (CF=1).                          |  |
| 73 cb    | JNB rel8    | D         | Valid          | Valid               | Jump short if not below (CF=0).                                   |  |
| 77 cb    | JNBE rel8   | D         | Valid          | Valid               | Jump short if not below or equal (CF=0 and ZF=0).                 |  |
| 73 cb    | JNC rel8    | D         | Valid          | Valid               | Jump short if not carry (CF=0).                                   |  |
| 75 cb    | JNE rel8    | D         | Valid          | Valid               | Jump short if not equal (ZF=0).                                   |  |
| 7E cb    | JNG rel8    | D         | Valid          | Valid               | Jump short if not greater (ZF=1 or SF $\neq$ OF).                 |  |
| 7C cb    | JNGE rel8   | D         | Valid          | Valid               | Jump short if not greater or equal (SF≠ OF).                      |  |
| 7D cb    | JNL rel8    | D         | Valid          | Valid               | Jump short if not less (SF=OF).                                   |  |
| 7F cb    | JNLE rel8   | D         | Valid          | Valid               | Jump short if not less or equal (ZF=0 and SF=0F).                 |  |
| 71 cb    | JNO rel8    | D         | Valid          | Valid               | Jump short if not overflow (OF=0).                                |  |
| 7B cb    | JNP rel8    | D         | Valid          | Valid               | Jump short if not parity (PF=0).                                  |  |
| 79 cb    | JNS rel8    | D         | Valid          | Valid               | Jump short if not sign (SF=0).                                    |  |
| 75 cb    | JNZ rel8    | D         | Valid          | Valid               | Jump short if not zero (ZF=0).                                    |  |
| 70 cb    | JO rel8     | D         | Valid          | Valid               | Jump short if overflow (OF=1).                                    |  |
| 7A cb    | JP rel8     | D         | Valid          | Valid               | Jump short if parity (PF=1).                                      |  |
| 7A cb    | JPE rel8    | D         | Valid          | Valid               | Jump short if parity even (PF=1).                                 |  |
| 7B cb    | JPO rel8    | D         | Valid          | Valid               | Jump short if parity odd (PF=0).                                  |  |
| 78 cb    | JS rel8     | D         | Valid          | Valid               | Jump short if sign (SF=1).                                        |  |
| 74 cb    | JZ rel8     | D         | Valid          | Valid               | Jump short if zero (ZF = 1).                                      |  |
| 0F 87 cw | JA rel16    | D         | N.S.           | Valid               | Jump near if above (CF=0 and ZF=0). Not supported in 64-bit mode. |  |
| 0F 87 cd | JA rel32    | D         | Valid          | Valid               | Jump near if above (CF=0 and ZF=0).                               |  |
| 0F 83 cw | JAE rel16   | D         | N.S.           | Valid               | Jump near if above or equal (CF=0). Not supported in 64-bit mode. |  |
| 0F 83 cd | JAE rel32   | D         | Valid          | Valid               | Jump near if above or equal (CF=0).                               |  |

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |  |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|--|
| 0F 82 cw | JB rel16    | D         | N.S.           | Valid               | Jump near if below (CF=1). Not supported in 64-bit mode.                       |  |
| 0F 82 cd | JB rel32    | D         | Valid          | Valid               | Jump near if below (CF=1).                                                     |  |
| 0F 86 cw | JBE rel16   | D         | N.S.           | Valid               | Jump near if below or equal (CF=1 or ZF=1).<br>Not supported in 64-bit mode.   |  |
| 0F 86 cd | JBE rel32   | D         | Valid          | Valid               | Jump near if below or equal (CF=1 or ZF=1).                                    |  |
| 0F 82 cw | JC rel16    | D         | N.S.           | Valid               | Jump near if carry (CF=1). Not supported in 64-bit mode.                       |  |
| 0F 82 cd | JC rel32    | D         | Valid          | Valid               | Jump near if carry (CF=1).                                                     |  |
| 0F 84 cw | JE rel16    | D         | N.S.           | Valid               | Jump near if equal (ZF=1). Not supported in 64-bit mode.                       |  |
| 0F 84 cd | JE rel32    | D         | Valid          | Valid               | Jump near if equal (ZF=1).                                                     |  |
| 0F 84 cw | JZ rel16    | D         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode.                           |  |
| 0F 84 cd | JZ rel32    | D         | Valid          | Valid               | Jump near if 0 (ZF=1).                                                         |  |
| OF 8F cw | JG rel16    | D         | N.S.           | Valid               | Jump near if greater (ZF=0 and SF=0F). Not supported in 64-bit mode.           |  |
| OF 8F cd | JG rel32    | D         | Valid          | Valid               | Jump near if greater (ZF=0 and SF=0F).                                         |  |
| OF 8D cw | JGE rel16   | D         | N.S.           | Valid               | Jump near if greater or equal (SF=OF). Not supported in 64-bit mode.           |  |
| OF 8D cd | JGE rel32   | D         | Valid          | Valid               | Jump near if greater or equal (SF=OF).                                         |  |
| OF 8C cw | JL rel16    | D         | N.S.           | Valid               | Jump near if less (SF≠ OF). Not supported in 64-bit mode.                      |  |
| OF 8C cd | JL rel32    | D         | Valid          | Valid               | Jump near if less (SF≠ OF).                                                    |  |
| OF 8E cw | JLE rel16   | D         | N.S.           | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF).<br>Not supported in 64-bit mode.  |  |
| OF 8E cd | JLE rel32   | D         | Valid          | Valid               | Jump near if less or equal (ZF=1 or SF≠ OF).                                   |  |
| 0F 86 cw | JNA rel16   | D         | N.S.           | Valid               | Jump near if not above (CF=1 or ZF=1). Not supported in 64-bit mode.           |  |
| 0F 86 cd | JNA rel32   | D         | Valid          | Valid               | Jump near if not above (CF=1 or ZF=1).                                         |  |
| 0F 82 cw | JNAE rel16  | D         | N.S.           | Valid               | Jump near if not above or equal (CF=1). Not supported in 64-bit mode.          |  |
| 0F 82 cd | JNAE rel32  | D         | Valid          | Valid               | Jump near if not above or equal (CF=1).                                        |  |
| 0F 83 cw | JNB rel16   | D         | N.S.           | Valid               | Jump near if not below (CF=0). Not supported in 64-bit mode.                   |  |
| 0F 83 cd | JNB rel32   | D         | Valid          | Valid               | Jump near if not below (CF=0).                                                 |  |
| 0F 87 cw | JNBE rel16  | D         | N.S.           | Valid               | Jump near if not below or equal (CF=0 and ZF=0). Not supported in 64-bit mode. |  |
| 0F 87 cd | JNBE rel32  | D         | Valid          | Valid               | Jump near if not below or equal (CF=0 and ZF=0).                               |  |
| 0F 83 cw | JNC rel16   | D         | N.S.           | Valid               | Jump near if not carry (CF=0). Not supported in 64-bit mode.                   |  |
| 0F 83 cd | JNC rel32   | D         | Valid          | Valid               | Jump near if not carry (CF=0).                                                 |  |
| 0F 85 cw | JNE rel16   | D         | N.S.           | Valid               | Jump near if not equal (ZF=0). Not supported in 64-bit mode.                   |  |

| Opcode   | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                    |  |
|----------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------|--|
| 0F 85 cd | JNE rel32   | D         | Valid          | Valid               | Jump near if not equal (ZF=0).                                                 |  |
| OF 8E cw | JNG rel16   | D         | N.S.           | Valid               | Jump near if not greater (ZF=1 or SF≠ OF).<br>Not supported in 64-bit mode.    |  |
| OF 8E cd | JNG rel32   | D         | Valid          | Valid               | Jump near if not greater (ZF=1 or SF≠ OF).                                     |  |
| OF 8C cw | JNGE rel16  | D         | N.S.           | Valid               | Jump near if not greater or equal (SF≠ OF).<br>Not supported in 64-bit mode.   |  |
| OF 8C cd | JNGE rel32  | D         | Valid          | Valid               | Jump near if not greater or equal (SF≠ OF).                                    |  |
| OF 8D cw | JNL rel16   | D         | N.S.           | Valid               | Jump near if not less (SF=OF). Not supported in 64-bit mode.                   |  |
| OF 8D cd | JNL rel32   | D         | Valid          | Valid               | Jump near if not less (SF=OF).                                                 |  |
| OF 8F cw | JNLE rel16  | D         | N.S.           | Valid               | Jump near if not less or equal (ZF=0 and SF=0F). Not supported in 64-bit mode. |  |
| OF 8F cd | JNLE rel32  | D         | Valid          | Valid               | Jump near if not less or equal (ZF=0 and SF=0F).                               |  |
| 0F 81 cw | JNO rel16   | D         | N.S.           | Valid               | Jump near if not overflow (OF=0). Not supported in 64-bit mode.                |  |
| 0F 81 cd | JNO rel32   | D         | Valid          | Valid               | Jump near if not overflow (OF=0).                                              |  |
| OF 8B cw | JNP rel16   | D         | N.S.           | Valid               | Jump near if not parity (PF=0). Not supported in 64-bit mode.                  |  |
| OF 8B cd | JNP rel32   | D         | Valid          | Valid               | Jump near if not parity (PF=0).                                                |  |
| 0F 89 cw | JNS rel16   | D         | N.S.           | Valid               | Jump near if not sign (SF=0). Not supported in 64-bit mode.                    |  |
| 0F 89 cd | JNS rel32   | D         | Valid          | Valid               | Jump near if not sign (SF=0).                                                  |  |
| 0F 85 cw | JNZ rel16   | D         | N.S.           | Valid               | Jump near if not zero (ZF=0). Not supported in 64-bit mode.                    |  |
| 0F 85 cd | JNZ rel32   | D         | Valid          | Valid               | Jump near if not zero (ZF=0).                                                  |  |
| 0F 80 cw | JO rel16    | D         | N.S.           | Valid               | Jump near if overflow (OF=1). Not supported in 64-bit mode.                    |  |
| 0F 80 cd | JO rel32    | D         | Valid          | Valid               | Jump near if overflow (OF=1).                                                  |  |
| OF 8A cw | JP rel16    | D         | N.S.           | Valid               | Jump near if parity (PF=1). Not supported in 64-bit mode.                      |  |
| OF 8A cd | JP rel32    | D         | Valid          | Valid               | Jump near if parity (PF=1).                                                    |  |
| OF 8A cw | JPE rel16   | D         | N.S.           | Valid               | Jump near if parity even (PF=1). Not supported in 64-bit mode.                 |  |
| OF 8A cd | JPE rel32   | D         | Valid          | Valid               | Jump near if parity even (PF=1).                                               |  |
| OF 8B cw | JPO rel16   | D         | N.S.           | Valid               | Jump near if parity odd (PF=0). Not supported in 64-bit mode.                  |  |
| OF 8B cd | JPO rel32   | D         | Valid          | Valid               | Jump near if parity odd (PF=0).                                                |  |
| 0F 88 cw | JS rel16    | D         | N.S.           | Valid               | Jump near if sign (SF=1). Not supported in 64-bit mode.                        |  |
| OF 88 cd | JS rel32    | D         | Valid          | Valid               | Jump near if sign (SF=1).                                                      |  |
| 0F 84 cw | JZ rel16    | D         | N.S.           | Valid               | Jump near if 0 (ZF=1). Not supported in 64-bit mode.                           |  |
| 0F 84 cd | JZ rel32    | D         | Valid          | Valid               | Jump near if 0 (ZF=1).                                                         |  |

#### Instruction Operand Encoding

|   | Op/En | Operand 1 | Operand 2 | Operand 2 Operand 3 |     |
|---|-------|-----------|-----------|---------------------|-----|
| Ī | D     | Offset    | N/A       | N/A                 | N/A |

#### Description

Checks the state of one or more of the status flags in the EFLAGS register (CF, OF, PF, SF, and ZF) and, if the flags are in the specified state (condition), performs a jump to the target instruction specified by the destination operand. A condition code (cc) is associated with each instruction to indicate the condition being tested for. If the condition is not satisfied, the jump is not performed and execution continues with the instruction following the Jcc instruction.

The target instruction is specified with a relative offset (a signed offset relative to the current value of the instruction pointer in the EIP register). A relative offset (rel8, rel16, or rel32) is generally specified as a label in assembly code, but at the machine code level, it is encoded as a signed, 8-bit or 32-bit immediate value, which is added to the instruction pointer. Instruction coding is most efficient for offsets of -128 to +127. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits.

The conditions for each Jcc mnemonic are given in the "Description" column of the table on the preceding page. The terms "less" and "greater" are used for comparisons of signed integers and the terms "above" and "below" are used for unsigned integers.

Because a particular state of the status flags can sometimes be interpreted in two ways, two mnemonics are defined for some opcodes. For example, the JA (jump if above) instruction and the JNBE (jump if not below or equal) instruction are alternate mnemonics for the opcode 77H.

The Jcc instruction does not support far jumps (jumps to other code segments). When the target for the conditional jump is in a different segment, use the opposite condition from the condition being tested for the Jcc instruction, and then access the target with an unconditional far jump (JMP instruction) to the other segment. For example, the following conditional far jump is illegal:

IZ FARLABEL:

To accomplish this far jump, use the following two instructions:

JNZ BEYOND; JMP FARLABEL; BEYOND:

The JRCXZ, JECXZ, and JCXZ instructions differ from other Jcc instructions because they do not check status flags. Instead, they check RCX, ECX or CX for 0. The register checked is determined by the address-size attribute. These instructions are useful when used at the beginning of a loop that terminates with a conditional loop instruction (such as LOOPNE). They can be used to prevent an instruction sequence from entering a loop when RCX, ECX or CX is 0. This would cause the loop to execute  $2^{64}$ ,  $2^{32}$  or 64K times (not zero times).

All conditional jumps are converted to code fetches of one or two cache lines, regardless of jump address or cacheability.

In 64-bit mode, operand size is fixed at 64 bits. JMP Short is RIP = RIP + 8-bit offset sign extended to 64 bits. JMP Near is RIP = RIP + 32-bit offset sign extended to 64 bits.

## Operation

```
IF condition
   THEN
        tempEIP := EIP + SignExtend(DEST);
   IF OperandSize = 16
        THEN tempEIP := tempEIP AND 0000FFFFH;
   FI;
   IF tempEIP is not within code segment limit
        THEN #GP(0);
        ELSE EIP := tempEIP
   FI;
```

### **Flags Affected**

None.

### **Protected Mode Exceptions**

#GP(0) If the offset being jumped to is beyond the limits of the CS segment.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If the offset being jumped to is beyond the limits of the CS segment or is outside of the effec-

tive address space from 0 to FFFFH. This condition can occur if a 32-bit address size override

prefix is used.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

Same exceptions as in real address mode.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

### **IMP-Jump**

| Opcode      | Instruction  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                       |
|-------------|--------------|-----------|----------------|---------------------|---------------------------------------------------------------------------------------------------|
| EB cb       | JMP rel8     | D         | Valid          | Valid               | Jump short, RIP = RIP + 8-bit displacement sign extended to 64-bits.                              |
| E9 cw       | JMP rel16    | D         | N.S.           | Valid               | Jump near, relative, displacement relative to next instruction. Not supported in 64-bit mode.     |
| E9 cd       | JMP rel32    | D         | Valid          | Valid               | Jump near, relative, RIP = RIP + 32-bit displacement sign extended to 64-bits.                    |
| FF /4       | JMP r/m16    | М         | N.S.           | Valid               | Jump near, absolute indirect, address = zero-<br>extended r/m16. Not supported in 64-bit<br>mode. |
| FF /4       | JMP r/m32    | М         | N.S.           | Valid               | Jump near, absolute indirect, address given in r/m32. Not supported in 64-bit mode.               |
| FF /4       | JMP r/m64    | М         | Valid          | N.E.                | Jump near, absolute indirect, RIP = 64-Bit offset from register or memory.                        |
| EA cd       | JMP ptr16:16 | S         | Inv.           | Valid               | Jump far, absolute, address given in operand.                                                     |
| EA cp       | JMP ptr16:32 | S         | Inv.           | Valid               | Jump far, absolute, address given in operand.                                                     |
| FF /5       | JMP m16:16   | М         | Valid          | Valid               | Jump far, absolute indirect, address given in m16:16.                                             |
| FF /5       | JMP m16:32   | М         | Valid          | Valid               | Jump far, absolute indirect, address given in m16:32.                                             |
| REX.W FF /5 | JMP m16:64   | М         | Valid          | N.E.                | Jump far, absolute indirect, address given in m16:64.                                             |

## **Instruction Operand Encoding**

| Op/En | Operand 1                  | Operand 2 | Operand 3 | Operand 4 |
|-------|----------------------------|-----------|-----------|-----------|
| S     | Segment + Absolute Address | N/A       | N/A       | N/A       |
| D     | Offset                     | N/A       | N/A       | N/A       |
| М     | ModRM:r/m (r)              | N/A       | N/A       | N/A       |

### **Description**

Transfers program control to a different point in the instruction stream without recording return information. The destination (target) operand specifies the address of the instruction being jumped to. This operand can be an immediate value, a general-purpose register, or a memory location.

This instruction can be used to execute four different types of jumps:

- Near jump—A jump to an instruction within the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intrasegment jump.
- Short jump—A near jump where the jump range is limited to −128 to +127 from the current EIP value.
- Far jump—A jump to an instruction located in a different segment than the current code segment but at the same privilege level, sometimes referred to as an intersegment jump.
- Task switch—A jump to an instruction located in a different task.

A task switch can only be executed in protected mode (see Chapter 8, in the Intel $^{\otimes}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for information on performing task switches with the JMP instruction).

**Near and Short Jumps.** When executing a near jump, the processor jumps to the address (within the current code segment) that is specified with the target operand. The target operand specifies either an absolute offset (that is an offset from the base of the code segment) or a relative offset (a signed displacement relative to the current

value of the instruction pointer in the EIP register). A near jump to a relative offset of 8-bits (*rel8*) is referred to as a short jump. The CS register is not changed on near and short jumps.

An absolute offset is specified indirectly in a general-purpose register or a memory location (r/m16 or r/m32). The operand-size attribute determines the size of the target operand (16 or 32 bits). Absolute offsets are loaded directly into the EIP register. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared, resulting in a maximum instruction pointer size of 16 bits.

A relative offset (*rel8*, *rel16*, or *rel32*) is generally specified as a label in assembly code, but at the machine code level, it is encoded as a signed 8-, 16-, or 32-bit immediate value. This value is added to the value in the EIP register. (Here, the EIP register contains the address of the instruction following the JMP instruction). When using relative offsets, the opcode (for short vs. near jumps) and the operand-size attribute (for near relative jumps) determines the size of the target operand (8, 16, or 32 bits).

Far Jumps in Real-Address or Virtual-8086 Mode. When executing a far jump in real-address or virtual-8086 mode, the processor jumps to the code segment and offset specified with the target operand. Here the target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). With the pointer method, the segment and address of the called procedure is encoded in the instruction, using a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address immediate. With the indirect method, the target operand specifies a memory location that contains a 4-byte (16-bit operand size) or 6-byte (32-bit operand size) far address. The far address is loaded directly into the CS and EIP registers. If the operand-size attribute is 16, the upper two bytes of the EIP register are cleared.

**Far Jumps in Protected Mode.** When the processor is operating in protected mode, the JMP instruction can be used to perform the following three types of far jumps:

- A far jump to a conforming or non-conforming code segment.
- A far jump through a call gate.
- A task switch.

(The JMP instruction cannot be used to perform inter-privilege-level far jumps.)

In protected mode, the processor always uses the segment selector part of the far address to access the corresponding descriptor in the GDT or LDT. The descriptor type (code segment, call gate, task gate, or TSS) and access rights determine the type of jump to be performed.

If the selected descriptor is for a code segment, a far jump to a code segment at the same privilege level is performed. (If the selected code segment is at a different privilege level and the code segment is non-conforming, a general-protection exception is generated.) A far jump to the same privilege level in protected mode is very similar to one carried out in real-address or virtual-8086 mode. The target operand specifies an absolute far address either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32). The operand-size attribute determines the size of the offset (16 or 32 bits) in the far address. The new code segment selector and its descriptor are loaded into CS register, and the offset from the instruction is loaded into the EIP register. Note that a call gate (described in the next paragraph) can also be used to perform far call to a code segment at the same privilege level. Using this mechanism provides an extra level of indirection and is the preferred method of making jumps between 16-bit and 32-bit code segments.

When executing a far jump through a call gate, the segment selector specified by the target operand identifies the call gate. (The offset part of the target operand is ignored.) The processor then jumps to the code segment specified in the call gate descriptor and begins executing the instruction at the offset specified in the call gate. No stack switch occurs. Here again, the target operand can specify the far address of the call gate either directly with a pointer (ptr16:16 or ptr16:32) or indirectly with a memory location (m16:16 or m16:32).

Executing a task switch with the JMP instruction is somewhat similar to executing a jump through a call gate. Here the target operand specifies the segment selector of the task gate for the task being switched to (and the offset part of the target operand is ignored). The task gate in turn points to the TSS for the task, which contains the segment selectors for the task's code and stack segments. The TSS also contains the EIP value for the next instruction that was to be executed before the task was suspended. This instruction pointer value is loaded into the EIP register so that the task begins executing again at this next instruction.

The JMP instruction can also specify the segment selector of the TSS directly, which eliminates the indirection of the task gate. See Chapter 8 in Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for detailed information on the mechanics of a task switch.

Note that when you execute at task switch with a JMP instruction, the nested task flag (NT) is not set in the EFLAGS register and the new TSS's previous task link field is not loaded with the old task's TSS selector. A return to the previous task can thus not be carried out by executing the IRET instruction. Switching tasks with the JMP instruction differs in this regard from the CALL instruction which does set the NT flag and save the previous task link information, allowing a return to the calling task with an IRET instruction.

Refer to Chapter 6, "Procedure Calls, Interrupts, and Exceptions" and Chapter 17, "Control-flow Enforcement Technology (CET)" in the Intel $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for CET details.

**In 64-Bit Mode**. The instruction's operation size is fixed at 64 bits. If a selector points to a gate, then RIP equals the 64-bit displacement taken from gate; else RIP equals the zero-extended offset from the far pointer referenced in the instruction.

See the summary chart at the beginning of this section for encoding data and limits.

**Instruction ordering.** Instructions following a far jump may be fetched from memory before earlier instructions complete execution, but they will not execute (even speculatively) until all instructions prior to the far jump have completed execution (the later instructions may execute before data stored by the earlier instructions have become globally visible).

Instructions sequentially following a near indirect JMP instruction (i.e., those not at the target) may be executed speculatively. If software needs to prevent this (e.g., in order to prevent a speculative execution side channel), then an INT3 or LFENCE instruction opcode can be placed after the near indirect JMP in order to block speculative execution.

#### Operation

```
IF near jump
   IF 64-bit Mode
       THEN
            IF near relative iump
             THEN
                 tempRIP := RIP + DEST; (* RIP is instruction following IMP instruction*)
             ELSE (* Near absolute jump *)
                 tempRIP := DEST;
            FI;
       ELSE
            IF near relative jump
             THEN
                 tempEIP := EIP + DEST; (* EIP is instruction following IMP instruction*)
             ELSE (* Near absolute jump *)
                 tempEIP := DEST;
            FI:
   FI:
   IF (IA32 EFER.LMA = 0 or target mode = Compatibility mode)
   and tempEIP outside code segment limit
       THEN #GP(0); FI
   IF 64-bit mode and tempRIP is not canonical
       THEN #GP(0);
   FI;
   IF OperandSize = 32
        THEN
            EIP := tempEIP;
        ELSE
            IF OperandSize = 16
                 THEN (* OperandSize = 16 *)
                      EIP := tempEIP AND 0000FFFFH;
                 ELSE (* OperandSize = 64)
                      RIP := tempRIP;
```

```
FI;
   FI:
   IF (JMP near indirect, absolute indirect)
        IF EndbranchEnabledAndNotSuppressed(CPL)
            IF CPL = 3
                 THEN
                     IF (no 3EH prefix OR IA32 U CET.NO TRACK EN == 0)
                          THEN
                              IA32 U CET.TRACKER = WAIT FOR ENDBRANCH
                     FI;
                 ELSE
                     IF ( no 3EH prefix OR IA32_S_CET.NO_TRACK_EN == 0 )
                          THEN
                              IA32_S_CET.TRACKER = WAIT_FOR_ENDBRANCH
                     FI;
            FI;
        FI;
   FI;
FI:
IF far jump and (PE = 0 or (PE = 1 AND VM = 1)) (* Real-address or virtual-8086 mode *)
   THEN
        tempEIP := DEST(Offset); (* DEST is ptr16:32 or [m16:32] *)
        IF tempEIP is beyond code segment limit
            THEN #GP(0); FI;
        CS := DEST(segment selector); (* DEST is ptr16:32 or [m16:32] *)
        IF OperandSize = 32
             THEN
                 EIP := tempEIP; (* DEST is ptr16:32 or [m16:32] *)
             ELSE (* OperandSize = 16 *)
                 EIP := tempEIP AND 0000FFFFH; (* Clear upper 16 bits *)
        FI;
FI;
IF far jump and (PE = 1 and VM = 0)
(* IA-32e mode or protected mode, not virtual-8086 mode *)
   THEN
        IF effective address in the CS, DS, ES, FS, GS, or SS segment is illegal
        or segment selector in target operand NULL
                 THEN #GP(0); FI;
        IF segment selector index not within descriptor table limits
            THEN #GP(new selector); FI;
        Read type and access rights of segment descriptor;
        IF (IA32 EFER.LMA = 0)
            THEN
                 IF segment type is not a conforming or nonconforming code
                 segment, call gate, task gate, or TSS
                     THEN #GP(segment selector); FI;
            ELSE
                IF segment type is not a conforming or nonconforming code segment
                     THEN #GP(segment selector); FI;
        FI;
        Depending on type and access rights:
            GO TO CONFORMING-CODE-SEGMENT;
            GO TO NONCONFORMING-CODE-SEGMENT;
```

```
GO TO CALL-GATE;
            GO TO TASK-GATE:
            GO TO TASK-STATE-SEGMENT;
    ELSE
        #GP(segment selector);
FI;
CONFORMING-CODE-SEGMENT:
   IF L-Bit = 1 and D-BIT = 1 and IA32_EFER.LMA = 1
       THEN GP(new code segment selector); FI;
   IF DPL > CPL
       THEN #GP(segment selector); FI;
   IF segment not present
       THEN #NP(segment selector); FI;
   tempEIP := DEST(Offset);
   IF OperandSize = 16
        THEN tempEIP := tempEIP AND 0000FFFFH;
   FI;
   IF (IA32 EFER.LMA = 0 or target mode = Compatibility mode) and
   tempEIP outside code seament limit
       THEN #GP(0); FI
   IF tempEIP is non-canonical
       THEN #GP(0); FI;
   IF ShadowStackEnabled(CPL)
       IF (IA32_EFER.LMA and DEST(segment selector).L) = 0
            (* If target is legacy or compatibility mode then the SSP must be in low 4GB *)
            IF (SSP & 0xFFFFFFF00000000 != 0)
                THEN #GP(0); FI;
       FI;
   FI:
   CS := DEST[seament selector]; (* Seament descriptor information also loaded *)
   CS(RPL) := CPL
   EIP := tempEIP:
   IF EndbranchEnabled(CPL)
       IF CPL = 3
            THEN
                IA32_U_CET.TRACKER = WAIT_FOR_ENDBRANCH
                IA32_U_CET.SUPPRESS = 0
            ELSE
                IA32_S_CET.TRACKER = WAIT_FOR_ENDBRANCH
                IA32_S_CET.SUPPRESS = 0
       FI:
   FI:
END:
NONCONFORMING-CODE-SEGMENT:
   IF L-Bit = 1 and D-BIT = 1 and IA32 EFER.LMA = 1
       THEN GP(new code segment selector); FI;
   IF (RPL > CPL) OR (DPL \neq CPL)
       THEN #GP(code segment selector); FI;
   IF segment not present
       THEN #NP(segment selector); FI;
   tempEIP := DEST(Offset);
   IF OperandSize = 16
        THEN tempEIP := tempEIP AND 0000FFFFH; FI;
   IF (IA32_EFER.LMA = 0 OR target mode = Compatibility mode)
```

```
and tempEIP outside code segment limit
        THEN #GP(0): FI
   IF tempEIP is non-canonical THEN #GP(0); FI;
   IF ShadowStackEnabled(CPL)
        IF (IA32_EFER.LMA and DEST(segment selector).L) = 0
            (* If target is legacy or compatibility mode then the SSP must be in low 4GB *)
            IF (SSP & 0xFFFFFFF00000000 != 0)
                 THEN #GP(0); FI;
        FI;
   FI;
   CS := DEST[segment selector]; (* Segment descriptor information also loaded *)
   CS(RPL) := CPL;
   EIP := tempEIP:
   IF EndbranchEnabled(CPL)
        IF CPL = 3
            THEN
                 IA32_U_CET.TRACKER = WAIT_FOR_ENDBRANCH
                 IA32 U CET.SUPPRESS = 0
            ELSE
                 IA32 S CET.TRACKER = WAIT FOR ENDBRANCH
                 IA32_S_CET.SUPPRESS = 0
        FI;
   FI;
END:
CALL-GATE:
   IF call gate DPL < CPL
   or call gate DPL < call gate segment-selector RPL
            THEN #GP(call gate selector); FI;
   IF call gate not present
        THEN #NP(call gate selector); FI;
   IF call gate code-segment selector is NULL
        THEN #GP(0); FI;
   IF call gate code-segment selector index outside descriptor table limits
        THEN #GP(code segment selector); FI;
   Read code segment descriptor;
   IF code-segment segment descriptor does not indicate a code segment
   or code-segment segment descriptor is conforming and DPL > CPL
   or code-segment segment descriptor is non-conforming and DPL ≠ CPL
            THEN #GP(code segment selector); FI;
   IF IA32 EFER.LMA = 1 and (code-segment descriptor is not a 64-bit code segment
   or code-segment segment descriptor has both L-Bit and D-bit set)
            THEN #GP(code segment selector); FI;
   IF code segment is not present
        THEN #NP(code-segment selector); FI;
    tempEIP := DEST(Offset);
    IF GateSize = 16
        THEN tempEIP := tempEIP AND 0000FFFFH; FI;
   IF (IA32_EFER.LMA = 0 OR target mode = Compatibility mode) AND tempEIP
   outside code segment limit
        THEN #GP(0); FI
   CS := DEST[SegmentSelector]; (* Segment descriptor information also loaded *)
   CS(RPL) := CPL;
   EIP := tempEIP;
```

```
IF EndbranchEnabled(CPL)
       IF CPL = 3
            THEN
                IA32 U CET.TRACKER = WAIT FOR ENDBRANCH;
                IA32_U_CET.SUPPRESS = 0
            ELSE
                IA32 S CET.TRACKER = WAIT FOR ENDBRANCH;
                IA32 S CET.SUPPRESS = 0
       FI;
   FI;
END;
TASK-GATE:
   IF task gate DPL < CPL
   or task gate DPL < task gate segment-selector RPL
       THEN #GP(task gate selector); FI;
   IF task gate not present
       THEN #NP(gate selector); FI;
   Read the TSS segment selector in the task-gate descriptor;
   IF TSS segment selector local/global bit is set to local
   or index not within GDT limits
   or descriptor is not a TSS segment
   or TSS descriptor specifies that the TSS is busy
       THEN #GP(TSS selector); FI;
   IF TSS not present
       THEN #NP(TSS selector); FI;
   SWITCH-TASKS to TSS;
   IF EIP not within code segment limit
       THEN #GP(0); FI;
END;
TASK-STATE-SEGMENT:
   IF TSS DPL < CPL
   or TSS DPL < TSS segment-selector RPL
   or TSS descriptor indicates TSS not available
       THEN #GP(TSS selector); FI;
   IF TSS is not present
       THEN #NP(TSS selector); FI;
   SWITCH-TASKS to TSS;
   IF EIP not within code segment limit
       THEN #GP(0); FI;
END;
```

#### Flags Affected

All flags are affected if a task switch occurs; no flags are affected if a task switch does not occur.

#### **Protected Mode Exceptions**

#GP(0)

If offset in target operand, call gate, or TSS is beyond the code segment limits.

If the segment selector in the destination operand, call gate, task gate, or TSS is NULL.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment selector.

If target mode is compatibility mode and SSP is not in low 4GB.

#GP(selector) If the segment selector index is outside descriptor table limits.

If the segment descriptor pointed to by the segment selector in the destination operand is not for a conforming-code segment, nonconforming-code segment, call gate, task gate, or task state segment.

If the DPL for a nonconforming-code segment is not equal to the CPL

(When not using a call gate.) If the RPL for the segment's segment selector is greater than the

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a call-gate, task-gate, or TSS segment descriptor is less than the CPL or than

the RPL of the call-gate, task-gate, or TSS's segment selector.

If the segment descriptor for selector in a call gate does not indicate it is a code segment.

If the segment descriptor for the segment selector in a task gate does not indicate an available

TSS.

If the segment selector for a TSS has its local/global bit set for local.

If a TSS segment descriptor specifies that the TSS is busy or not available.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#NP (selector) If the code segment being accessed is not present.

If call gate, task gate, or TSS not present.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3. (Only occurs when fetching target from memory.)

**#UD** If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If the target operand is beyond the code segment limits.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made. (Only occurs

when fetching target from memory.)

#UD If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same as 64-bit mode exceptions.

#### **64-Bit Mode Exceptions**

#GP(0) If a memory address is non-canonical.

If target offset in destination operand is non-canonical.

If target offset in destination operand is beyond the new code segment limit.

If the segment selector in the destination operand is NULL. If the code segment selector in the 64-bit gate is NULL.

If transitioning to compatibility mode and the SSP is beyond 4GB.

#GP(selector) If the code segment or 64-bit call gate is outside descriptor table limits.

If the code segment or 64-bit call gate overlaps non-canonical space.

If the segment descriptor from a 64-bit call gate is in non-canonical space.

If the segment descriptor pointed to by the segment selector in the destination operand is not for a conforming-code segment, nonconforming-code segment, 64-bit call gate.

If the segment descriptor pointed to by the segment selector in the destination operand is a code segment, and has both the D-bit and the L-bit set.

If the DPL for a nonconforming-code segment is not equal to the CPL, or the RPL for the segment's segment selector is greater than the CPL.

If the DPL for a conforming-code segment is greater than the CPL.

If the DPL from a 64-bit call-gate is less than the CPL or than the RPL of the 64-bit call-gate.

If the upper type field of a 64-bit call gate is not 0x0.

If the segment selector from a 64-bit call gate is beyond the descriptor table limits.

If the code segment descriptor pointed to by the selector in the 64-bit gate doesn't have the L-bit set and the D-bit clear.

If the segment descriptor for a segment selector from the 64-bit call gate does not indicate it is a code segment.

If the code segment is non-conforming and CPL  $\neq$  DPL. If the code segment is confirming and CPL < DPL.

#NP(selector) If a code segment or 64-bit call gate is not present.

#UD (64-bit mode only) If a far jump is direct to an absolute address in memory.

If the LOCK prefix is used.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#### **LEA—Load Effective Address**

| Opcode        | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                    |
|---------------|-------------|-----------|----------------|---------------------|------------------------------------------------|
| 8D /r         | LEA r16,m   | RM        | Valid          | Valid               | Store effective address for m in register r16. |
| 8D /r         | LEA r32,m   | RM        | Valid          | Valid               | Store effective address for m in register r32. |
| REX.W + 8D /r | LEA r64,m   | RM        | Valid          | N.E.                | Store effective address for m in register r64. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | N/A       | N/A       |

## Description

Computes the effective address of the second operand (the source operand) and stores it in the first operand (destination operand). The source operand is a memory address (offset part) specified with one of the processors addressing modes; the destination operand is a general-purpose register. The address-size and operand-size attributes affect the action performed by this instruction, as shown in the following table. The operand-size attribute of the instruction is determined by the chosen register; the address-size attribute is determined by the attribute of the code segment.

Table 3-54. Non-64-bit Mode LEA Operation with Address and Operand Size Attributes

| Operand Size | Address Size | Action Performed                                                                                                                     |
|--------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 16           | 16-bit effective address is calculated and stored in requested 16-bit register destination.                                          |
| 16           | 32           | 32-bit effective address is calculated. The lower 16 bits of the address are stored in the requested 16-bit register destination.    |
| 32           | 16           | 16-bit effective address is calculated. The 16-bit address is zero-extended and stored in the requested 32-bit register destination. |
| 32           | 32           | 32-bit effective address is calculated and stored in the requested 32-bit register destination.                                      |

Different assemblers may use different algorithms based on the size attribute and symbolic reference of the source operand.

In 64-bit mode, the instruction's destination operand is governed by operand size attribute, the default operand size is 32 bits. Address calculation is governed by address size attribute, the default address size is 64-bits. In 64-bit mode, address size of 16 bits is not encodable. See Table 3-55.

Table 3-55. 64-bit Mode LEA Operation with Address and Operand Size Attributes

| Operand Size | Address Size | Action Performed                                                                                                                                                            |
|--------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16           | 32           | 32-bit effective address is calculated (using 67H prefix). The lower 16 bits of the address are stored in the requested 16-bit register destination (using 66H prefix).     |
| 16           | 64           | 64-bit effective address is calculated (default address size). The lower 16 bits of the address are stored in the requested 16-bit register destination (using 66H prefix). |
| 32           | 32           | 32-bit effective address is calculated (using 67H prefix) and stored in the requested 32-bit register destination.                                                          |
| 32           | 64           | 64-bit effective address is calculated (default address size) and the lower 32 bits of the address are stored in the requested 32-bit register destination.                 |
| 64           | 32           | 32-bit effective address is calculated (using 67H prefix), zero-extended to 64-bits, and stored in the requested 64-bit register destination (using REX.W).                 |
| 64           | 64           | 64-bit effective address is calculated (default address size) and all 64-bits of the address are stored in the requested 64-bit register destination (using REX.W).         |

## Operation

```
IF OperandSize = 16 and AddressSize = 16
   THEN
        DEST := EffectiveAddress(SRC); (* 16-bit address *)
   ELSE IF OperandSize = 16 and AddressSize = 32
        THEN
            temp := EffectiveAddress(SRC); (* 32-bit address *)
            DEST := temp[0:15]; (* 16-bit address *)
        FI:
   ELSE IF OperandSize = 32 and AddressSize = 16
        THEN
            temp := EffectiveAddress(SRC); (* 16-bit address *)
            DEST := ZeroExtend(temp); (* 32-bit address *)
        FI;
   ELSE IF OperandSize = 32 and AddressSize = 32
        THEN
            DEST := EffectiveAddress(SRC); (* 32-bit address *)
   ELSE IF OperandSize = 16 and AddressSize = 64
        THEN
            temp := EffectiveAddress(SRC); (* 64-bit address *)
            DEST := temp[0:15]; (* 16-bit address *)
        FI;
   ELSE IF OperandSize = 32 and AddressSize = 64
        THEN
            temp := EffectiveAddress(SRC); (* 64-bit address *)
            DEST := temp[0:31]; (* 16-bit address *)
        FI;
   ELSE IF OperandSize = 64 and AddressSize = 64
        THEN
            DEST := EffectiveAddress(SRC); (* 64-bit address *)
        FI;
FI;
```

## **Flags Affected**

None.

#### **Protected Mode Exceptions**

#UD If source operand is not a memory location.

If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

Same exceptions as in protected mode.

#### Virtual-8086 Mode Exceptions

Same exceptions as in protected mode.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

Same exceptions as in protected mode.

## **LEAVE—High Level Procedure Exit**

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                   |
|--------|-------------|-----------|----------------|---------------------|-------------------------------|
| C9     | LEAVE       | Z0        | Valid          | Valid               | Set SP to BP, then pop BP.    |
| C9     | LEAVE       | ZO        | N.E.           | Valid               | Set ESP to EBP, then pop EBP. |
| C9     | LEAVE       | Z0        | Valid          | N.E.                | Set RSP to RBP, then pop RBP. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

## Description

Releases the stack frame set up by an earlier ENTER instruction. The LEAVE instruction copies the frame pointer (in the EBP register) into the stack pointer register (ESP), which releases the stack space allocated to the stack frame. The old frame pointer (the frame pointer for the calling procedure that was saved by the ENTER instruction) is then popped from the stack into the EBP register, restoring the calling procedure's stack frame.

A RET instruction is commonly executed following a LEAVE instruction to return program control to the calling procedure.

See "Procedure Calls for Block-Structured Languages" in Chapter 7 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for detailed information on the use of the ENTER and LEAVE instructions.

In 64-bit mode, the instruction's default operation size is 64 bits; 32-bit operation cannot be encoded. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
IF StackAddressSize = 32
THEN
ESP := EBP;
ELSE IF StackAddressSize = 64
THEN RSP := RBP; FI;
ELSE IF StackAddressSize = 16
THEN SP := BP; FI;
FI;
IF OperandSize = 32
THEN EBP := Pop();
ELSE IF OperandSize = 64
THEN RBP := Pop(); FI;
ELSE IF OperandSize = 16
THEN BP := Pop(); FI;
FI;
```

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#SS(0) If the EBP register points to a location that is not within the limits of the current stack

segment.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### **Real-Address Mode Exceptions**

#GP If the EBP register points to a location outside of the effective address space from 0 to FFFFH.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If the EBP register points to a location outside of the effective address space from 0 to FFFFH.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If the stack address is in a non-canonical form.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## LODS/LODSB/LODSW/LODSD/LODSQ—Load String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                     |
|------------|-------------|-----------|----------------|---------------------|-----------------------------------------------------------------------------------------------------------------|
| AC         | LODS m8     | ZO        | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.     |
| AD         | LODS m16    | ZO        | Valid          | Valid               | For legacy mode, Load word at address DS:(E)SI into AX. For 64-bit mode load word at address (R)SI into AX.     |
| AD         | LODS m32    | ZO        | Valid          | Valid               | For legacy mode, Load dword at address DS:(E)SI into EAX. For 64-bit mode load dword at address (R)SI into EAX. |
| REX.W + AD | LODS m64    | Z0        | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                           |
| AC         | LODSB       | ZO        | Valid          | Valid               | For legacy mode, Load byte at address DS:(E)SI into AL. For 64-bit mode load byte at address (R)SI into AL.     |
| AD         | LODSW       | ZO        | Valid          | Valid               | For legacy mode, Load word at address DS:(E)SI into AX. For 64-bit mode load word at address (R)SI into AX.     |
| AD         | LODSD       | ZO        | Valid          | Valid               | For legacy mode, Load dword at address DS:(E)SI into EAX. For 64-bit mode load dword at address (R)SI into EAX. |
| REX.W + AD | LODSQ       | Z0        | Valid          | N.E.                | Load qword at address (R)SI into RAX.                                                                           |

#### **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |  |  |  |
|-------|-----------|-----------|-----------|-----------|--|--|--|
| ZO    | N/A       | N/A       | N/A       | N/A       |  |  |  |

### **Description**

Loads a byte, word, or doubleword from the source operand into the AL, AX, or EAX register, respectively. The source operand is a memory location, the address of which is read from the DS:ESI or the DS:SI registers (depending on the address-size attribute of the instruction, 32 or 16, respectively). The DS segment may be overridden with a segment override prefix.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the LODS mnemonic) allows the source operand to be specified explicitly. Here, the source operand should be a symbol that indicates the size and location of the source value. The destination operand is then automatically selected to match the size of the source operand (the AL register for byte operands, AX for word operands, and EAX for doubleword operands). This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the source operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the DS:(E)SI registers, which must be loaded correctly before the load string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the LODS instructions. Here also DS:(E)SI is assumed to be the source operand and the AL, AX, or EAX register is assumed to be the destination operand. The size of the source and destination operands is selected with the mnemonic: LODSB (byte loaded into register AL), LODSW (word loaded into AX), or LODSD (doubleword loaded into EAX).

After the byte, word, or doubleword is transferred from the memory location into the AL, AX, or EAX register, the (E)SI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)SI register is incremented; if the DF flag is 1, the ESI register is decremented.) The (E)SI register is incremented or decremented by 1 for byte operations, by 2 for word operations, or by 4 for doubleword operations.

In 64-bit mode, use of the REX.W prefix promotes operation to 64 bits. LODS/LODSQ load the quadword at address (R)SI into RAX. The (R)SI register is then incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register.

The LODS, LODSB, LODSW, and LODSD instructions can be preceded by the REP prefix for block loads of ECX bytes, words, or doublewords. More often, however, these instructions are used within a LOOP construct because further processing of the data moved into the register is usually necessary before the next transfer can be made. See "REP/REPE/REPZ/REPNZ—Repeat String Operation Prefix" in Chapter 4 of the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 2B, for a description of the REP prefix.

#### Operation

```
IF AL := SRC; (* Byte load *)
   THEN AL := SRC; (* Byte load *)
        IF DF = 0
             THEN (E)SI := (E)SI + 1;
             ELSE (E)SI := (E)SI - 1;
        FI:
ELSE IF AX := SRC; (* Word load *)
   THEN IF DF = 0
             THEN (E)SI := (E)SI + 2;
             ELSE (E)SI := (E)SI - 2;
        IF;
   FI:
ELSE IF EAX := SRC; (* Doubleword load *)
   THEN IF DF = 0
             THEN (E)SI := (E)SI + 4;
             ELSE (E)SI := (E)SI - 4;
        FI;
   FI;
ELSE IF RAX := SRC; (* Quadword load *)
   THEN IF DF = 0
             THEN (R)SI := (R)SI + 8;
             ELSE (R)SI := (R)SI - 8;
        FI;
FI:
```

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## MOV-Move

| Opcode            | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|-------------------|-----------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| 88 /r             | MOV r/m8, r8                            | MR        | Valid          | Valid               | Move r8 to r/m8.                                           |
| REX + 88 /r       | MOV r/m8 <sup>1</sup> , r8 <sup>1</sup> | MR        | Valid          | N.E.                | Move r8 to r/m8.                                           |
| 89 /г             | MOV r/m16, r16                          | MR        | Valid          | Valid               | Move r16 to r/m16.                                         |
| 89 /г             | MOV r/m32, r32                          | MR        | Valid          | Valid               | Move r32 to r/m32.                                         |
| REX.W + 89 /r     | MOV r/m64, r64                          | MR        | Valid          | N.E.                | Move r64 to r/m64.                                         |
| 8A /r             | MOV r8, r/m8                            | RM        | Valid          | Valid               | Move r/m8 to r8.                                           |
| REX + 8A /r       | MOV r8 <sup>1</sup> , r/m8 <sup>1</sup> | RM        | Valid          | N.E.                | Move r/m8 to r8.                                           |
| 8B /r             | MOV r16, r/m16                          | RM        | Valid          | Valid               | Move r/m16 to r16.                                         |
| 8B /r             | MOV r32, r/m32                          | RM        | Valid          | Valid               | Move r/m32 to r32.                                         |
| REX.W + 8B /r     | MOV r64, r/m64                          | RM        | Valid          | N.E.                | Move r/m64 to r64.                                         |
| 8C /r             | MOV r/m16, Sreg <sup>2</sup>            | MR        | Valid          | Valid               | Move segment register to r/m16.                            |
| 8C /r             | MOV r16/r32/m16, Sreg <sup>2</sup>      | MR        | Valid          | Valid               | Move zero extended 16-bit segment register to r16/r32/m16. |
| REX.W + 8C /r     | MOV r64/m16, Sreg <sup>2</sup>          | MR        | Valid          | Valid               | Move zero extended 16-bit segment register to r64/m16.     |
| 8E /r             | MOV Sreg, r/m16 <sup>2</sup>            | RM        | Valid          | Valid               | Move r/m16 to segment register.                            |
| REX.W + 8E /r     | MOV Sreg, r/m64 <sup>2</sup>            | RM        | Valid          | Valid               | Move lower 16 bits of r/m64 to segment register.           |
| AO                | MOV AL, moffs8 <sup>3</sup>             | FD        | Valid          | Valid               | Move byte at (seg:offset) to AL.                           |
| REX.W + A0        | MOV AL, moffs8 <sup>3</sup>             | FD        | Valid          | N.E.                | Move byte at (offset) to AL.                               |
| A1                | MOV AX, moffs16 <sup>3</sup>            | FD        | Valid          | Valid               | Move word at (seg:offset) to AX.                           |
| A1                | MOV EAX, moffs32 <sup>3</sup>           | FD        | Valid          | Valid               | Move doubleword at (seg:offset) to EAX.                    |
| REX.W + A1        | MOV RAX, moffs64 <sup>3</sup>           | FD        | Valid          | N.E.                | Move quadword at (offset) to RAX.                          |
| A2                | MOV moffs8, AL                          | TD        | Valid          | Valid               | Move AL to (seg:offset).                                   |
| REX.W + A2        | MOV moffs8 <sup>1</sup> , AL            | TD        | Valid          | N.E.                | Move AL to (offset).                                       |
| АЗ                | MOV moffs16 <sup>3</sup> , AX           | TD        | Valid          | Valid               | Move AX to (seg:offset).                                   |
| АЗ                | MOV moffs32 <sup>3</sup> , EAX          | TD        | Valid          | Valid               | Move EAX to (seg:offset).                                  |
| REX.W + A3        | MOV moffs64 <sup>3</sup> , RAX          | TD        | Valid          | N.E.                | Move RAX to (offset).                                      |
| B0+ rb ib         | MOV r8, imm8                            | Ol        | Valid          | Valid               | Move imm8 to r8.                                           |
| REX + B0+ rb ib   | MOV r8 <sup>1</sup> , imm8              | OI        | Valid          | N.E.                | Move imm8 to r8.                                           |
| B8+ rw iw         | MOV r16, imm16                          | OI        | Valid          | Valid               | Move imm16 to r16.                                         |
| B8+ rd id         | MOV r32, imm32                          | OI        | Valid          | Valid               | Move imm32 to r32.                                         |
| REX.W + B8+ rd io | MOV r64, imm64                          | OI        | Valid          | N.E.                | Move imm64 to r64.                                         |
| C6 /0 ib          | MOV r/m8, imm8                          | MI        | Valid          | Valid               | Move imm8 to r/m8.                                         |
| REX + C6 /0 ib    | MOV r/m8 <sup>1</sup> , imm8            | MI        | Valid          | N.E.                | Move imm8 to r/m8.                                         |
| C7 /0 iw          | MOV r/m16, imm16                        | MI        | Valid          | Valid               | Move imm16 to r/m16.                                       |
| C7 /0 id          | MOV r/m32, imm32                        | MI        | Valid          | Valid               | Move imm32 to r/m32.                                       |
| REX.W + C7 /0 id  | MOV r/m64, imm32                        | MI        | Valid          | N.E.                | Move imm32 sign extended to 64-bits to r/m64.              |

#### NOTES

 $1. \ In \ 64-bit \ mode, r/m8 \ can \ not \ be \ encoded \ to \ access \ the \ following \ byte \ registers \ if \ a \ REX \ prefix \ is \ used: AH, BH, CH, DH.$ 

- 2. In 32-bit mode, the assembler may insert the 16-bit operand-size prefix with this instruction (see the following "Description" section for further information).
- 3. The moffs8, moffs16, moffs32, and moffs64 operands specify a simple offset relative to the segment base, where 8, 16, 32, and 64 refer to the size of the data. The address-size attribute of the instruction determines the size of the offset, either 16, 32, or 64 bits.

| Op/En | Operand 1       | Operand 2     | Operand 3 | Operand 4 |
|-------|-----------------|---------------|-----------|-----------|
| MR    | ModRM:r/m (w)   | ModRM:reg (r) | N/A       | N/A       |
| RM    | ModRM:reg (w)   | ModRM:r/m (r) | N/A       | N/A       |
| FD    | AL/AX/EAX/RAX   | Moffs         | N/A       | N/A       |
| TD    | Moffs (w)       | AL/AX/EAX/RAX | N/A       | N/A       |
| OI    | opcode + rd (w) | imm8/16/32/64 | N/A       | N/A       |
| MI    | ModRM:r/m (w)   | imm8/16/32/64 | N/A       | N/A       |

### Description

Copies the second operand (source operand) to the first operand (destination operand). The source operand can be an immediate value, general-purpose register, segment register, or memory location; the destination register can be a general-purpose register, segment register, or memory location. Both operands must be the same size, which can be a byte, a word, a doubleword, or a quadword.

The MOV instruction cannot be used to load the CS register. Attempting to do so results in an invalid opcode exception (#UD). To load the CS register, use the far JMP, CALL, or RET instruction.

If the destination operand is a segment register (DS, ES, FS, GS, or SS), the source operand must be a valid segment selector. In protected mode, moving a segment selector into a segment register automatically causes the segment descriptor information associated with that segment selector to be loaded into the hidden (shadow) part of the segment register. While loading this information, the segment selector and segment descriptor information is validated (see the "Operation" algorithm below). The segment descriptor data is obtained from the GDT or LDT entry for the specified segment selector.

A NULL segment selector (values 0000-0003) can be loaded into the DS, ES, FS, and GS registers without causing a protection exception. However, any subsequent attempt to reference a segment whose corresponding segment register is loaded with a NULL value causes a general protection exception (#GP) and no memory reference occurs.

Loading the SS register with a MOV instruction suppresses or inhibits some debug exceptions and inhibits interrupts on the following instruction boundary. (The inhibition ends after delivery of an exception or the execution of the next instruction.) This behavior allows a stack pointer to be loaded into the ESP register with the next instruction (MOV ESP, **stack-pointer value**) before an event can be delivered. See Section 6.8.3, "Masking Exceptions and Interrupts When Switching Stacks," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A. Intel recommends that software use the LSS instruction to load the SS register and ESP together.

When executing MOV Reg, Sreg, the processor copies the content of Sreg to the 16 least significant bits of the general-purpose register. The upper bits of the destination register are zero for most IA-32 processors (Pentium Pro processors and later) and all Intel 64 processors, with the exception that bits 31:16 are undefined for Intel Quark X1000 processors, Pentium, and earlier processors.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

DEST := SRC;

Loading a segment register while in protected mode results in special checks and actions, as described in the following listing. These checks are performed on the segment selector and the segment descriptor to which it points.

IF SS is loaded

## MOVS/MOVSB/MOVSW/MOVSD/MOVSQ—Move Data From String to String

| Opcode     | Instruction   | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                                                |
|------------|---------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------------------------------------------|
| A4         | MOVS m8, m8   | ZO        | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.   |
| A5         | MOVS m16, m16 | ZO        | Valid          | Valid               | For legacy mode, move word from address DS:(E)SI to ES:(E)DI. For 64-bit mode move word at address (R E)SI to (R E)DI.     |
| A5         | MOVS m32, m32 | ZO        | Valid          | Valid               | For legacy mode, move dword from address DS:(E)SI to ES:(E)DI. For 64-bit mode move dword from address (R E)SI to (R E)DI. |
| REX.W + A5 | MOVS m64, m64 | ZO        | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                |
| A4         | MOVSB         | ZO        | Valid          | Valid               | For legacy mode, Move byte from address DS:(E)SI to ES:(E)DI. For 64-bit mode move byte from address (R E)SI to (R E)DI.   |
| A5         | MOVSW         | ZO        | Valid          | Valid               | For legacy mode, move word from address DS:(E)SI to ES:(E)DI. For 64-bit mode move word at address (R E)SI to (R E)DI.     |
| A5         | MOVSD         | ZO        | Valid          | Valid               | For legacy mode, move dword from address DS:(E)SI to ES:(E)DI. For 64-bit mode move dword from address (R E)SI to (R E)DI. |
| REX.W + A5 | MOVSQ         | ZO        | Valid          | N.E.                | Move qword from address (R E)SI to (R E)DI.                                                                                |

#### Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

## **Description**

Moves the byte, word, or doubleword specified with the second operand (source operand) to the location specified with the first operand (destination operand). Both the source and destination operands are located in memory. The address of the source operand is read from the DS:ESI or the DS:SI registers (depending on the address-size attribute of the instruction, 32 or 16, respectively). The address of the destination operand is read from the ES:EDI or the ES:DI registers (again depending on the address-size attribute of the instruction). The DS segment may be overridden with a segment override prefix, but the ES segment cannot be overridden.

At the assembly-code level, two forms of this instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the MOVS mnemonic) allows the source and destination operands to be specified explicitly. Here, the source and destination operands should be symbols that indicate the size and location of the source value and the destination, respectively. This explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the source and destination operand symbols must specify the correct **type** (size) of the operands (bytes, words, or doublewords), but they do not have to specify the correct **location**. The locations of the source and destination operands are always specified by the DS:(E)SI and ES:(E)DI registers, which must be loaded correctly before the move string instruction is executed.

The no-operands form provides "short forms" of the byte, word, and doubleword versions of the MOVS instructions. Here also DS:(E)SI and ES:(E)DI are assumed to be the source and destination operands, respectively. The size of the source and destination operands is selected with the mnemonic: MOVSB (byte move), MOVSW (word move), or MOVSD (doubleword move).

After the move operation, the (E)SI and (E)DI registers are incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. (If the DF flag is 0, the (E)SI and (E)DI register are incre-

mented; if the DF flag is 1, the (E)SI and (E)DI registers are decremented.) The registers are incremented or decremented by 1 for byte operations, by 2 for word operations, or by 4 for doubleword operations.

#### NOTE

To improve performance, more recent processors support modifications to the processor's operation during the string store operations initiated with MOVS and MOVSB. See Section 7.3.9.3 in the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for additional information on fast-string operation.

The MOVS, MOVSB, MOVSW, and MOVSD instructions can be preceded by the REP prefix (see "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" for a description of the REP prefix) for block moves of ECX bytes, words, or doublewords.

In 64-bit mode, the instruction's default address size is 64 bits, 32-bit address size is supported using the prefix 67H. The 64-bit addresses are specified by RSI and RDI; 32-bit address are specified by ESI and EDI. Use of the REX.W prefix promotes doubleword operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

```
DEST := SRC:
Non-64-bit Mode:
IF (Byte move)
    THEN IF DF = 0
         THEN
              (E)SI := (E)SI + 1;
              (E)DI := (E)DI + 1;
         ELSE
              (E)SI := (E)SI - 1;
              (E)DI := (E)DI - 1;
         FI:
    ELSE IF (Word move)
         THEN IF DF = 0
              (E)SI := (E)SI + 2;
              (E)DI := (E)DI + 2;
              FI:
         ELSE
              (E)SI := (E)SI - 2;
              (E)DI := (E)DI - 2;
         FI:
    ELSE IF (Doubleword move)
         THEN IF DF = 0
              (E)SI := (E)SI + 4;
              (E)DI := (E)DI + 4;
              FI;
         ELSE
              (E)SI := (E)SI - 4;
              (E)DI := (E)DI - 4;
         FI:
FI;
64-bit Mode:
IF (Byte move)
    THEN IF DF = 0
         THEN
              (R|E)SI := (R|E)SI + 1;
              (R|E)DI := (R|E)DI + 1;
```

```
ELSE
          (R|E)SI := (R|E)SI - 1;
          (R|E)DI := (R|E)DI - 1;
     FI:
ELSE IF (Word move)
     THEN IF DF = 0
          (R|E)SI := (R|E)SI + 2;
          (R|E)DI := (R|E)DI + 2;
          FI;
     ELSE
          (R|E)SI := (R|E)SI - 2;
          (R|E)DI := (R|E)DI - 2;
     FI:
ELSE IF (Doubleword move)
     THEN IF DF = 0
          (R|E)SI := (R|E)SI + 4;
          (R|E)DI := (R|E)DI + 4;
          FI;
     ELSE
          (R|E)SI := (R|E)SI - 4;
          (R|E)DI := (R|E)DI - 4;
     FI;
ELSE IF (Quadword move)
     THEN IF DF = 0
          (R|E)SI := (R|E)SI + 8;
          (R|E)DI := (R|E)DI + 8;
          FI;
     ELSE
          (R|E)SI := (R|E)SI - 8;
          (R|E)DI := (R|E)DI - 8;
     FI;
```

#### Flags Affected

None.

FI;

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

## MOVSX/MOVSXD—Move With Sign-Extension

| Opcode             | Instruction       | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                            |
|--------------------|-------------------|-----------|----------------|---------------------|--------------------------------------------------------|
| OF BE /r           | MOVSX r16, r/m8   | RM        | Valid          | Valid               | Move byte to word with sign-extension.                 |
| OF BE /r           | MOVSX r32, r/m8   | RM        | Valid          | Valid               | Move byte to doubleword with sign-<br>extension.       |
| REX.W + OF BE /r   | MOVSX r64, r/m8   | RM        | Valid          | N.E.                | Move byte to quadword with sign-extension.             |
| OF BF /r           | MOVSX r32, r/m16  | RM        | Valid          | Valid               | Move word to doubleword, with sign-<br>extension.      |
| REX.W + OF BF /r   | MOVSX r64, r/m16  | RM        | Valid          | N.E.                | Move word to quadword with sign-extension.             |
| 63 /r <sup>1</sup> | MOVSXD r16, r/m16 | RM        | Valid          | N.E.                | Move word to word with sign-extension.                 |
| 63 /r <sup>1</sup> | MOVSXD r32, r/m32 | RM        | Valid          | N.E.                | Move doubleword to doubleword with sign-<br>extension. |
| REX.W + 63 /r      | MOVSXD r64, r/m32 | RM        | Valid          | N.E.                | Move doubleword to quadword with signextension.        |

#### **NOTES:**

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | N/A       | N/A       |

### Description

Copies the contents of the source operand (register or memory location) to the destination operand (register) and sign extends the value to 16 or 32 bits (see Figure 7-6 in the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1). The size of the converted value depends on the operand-size attribute.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

DEST := SignExtend(SRC);

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

<sup>1.</sup> The use of MOVSXD without REX.W in 64-bit mode is discouraged. Regular MOV should be used instead of using MOVSXD without REX.W.

#### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#UD If the LOCK prefix is used.

### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#### MOVZX—Move With Zero-Extend

| Opcode           | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                              |
|------------------|------------------------------|-----------|----------------|---------------------|------------------------------------------|
| 0F B6 /r         | MOVZX r16, r/m8              | RM        | Valid          | Valid               | Move byte to word with zero-extension.   |
| 0F B6 /r         | MOVZX r32, r/m8              | RM        | Valid          | Valid               | Move byte to doubleword, zero-extension. |
| REX.W + 0F B6 /r | MOVZX r64, r/m8 <sup>1</sup> | RM        | Valid          | N.E.                | Move byte to quadword, zero-extension.   |
| 0F B7 /r         | MOVZX r32, r/m16             | RM        | Valid          | Valid               | Move word to doubleword, zero-extension. |
| REX.W + 0F B7 /r | MOVZX r64, r/m16             | RM        | Valid          | N.E.                | Move word to quadword, zero-extension.   |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| RM    | ModRM:reg (w) | ModRM:r/m (r) | N/A       | N/A       |

### **Description**

Copies the contents of the source operand (register or memory location) to the destination operand (register) and zero extends the value. The size of the converted value depends on the operand-size attribute.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bit operands. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

DEST := ZeroExtend(SRC):

#### Flags Affected

None.

#### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if the REX prefix is used: AH, BH, CH, DH.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **MUL—Unsigned Multiply**

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                 |
|---------------|-----------------------|-----------|----------------|---------------------|---------------------------------------------|
| F6 /4         | MUL r/m8              | М         | Valid          | Valid               | Unsigned multiply (AX := AL * r/m8).        |
| REX + F6 /4   | MUL r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Unsigned multiply (AX := AL * r/m8).        |
| F7 /4         | MUL r/m16             | М         | Valid          | Valid               | Unsigned multiply (DX:AX := AX * r/m16).    |
| F7 /4         | MUL r/m32             | М         | Valid          | Valid               | Unsigned multiply (EDX:EAX := EAX * r/m32). |
| REX.W + F7 /4 | MUL r/m64             | М         | Valid          | N.E.                | Unsigned multiply (RDX:RAX := RAX * r/m64). |

#### **NOTES:**

1. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r) | N/A       | N/A       | N/A       |

### **Description**

Performs an unsigned multiplication of the first operand (destination operand) and the second operand (source operand) and stores the result in the destination operand. The destination operand is an implied operand located in register AL, AX or EAX (depending on the size of the operand); the source operand is located in a general-purpose register or a memory location. The action of this instruction and the location of the result depends on the opcode and the operand size as shown in Table 4-9.

The result is stored in register AX, register pair DX:AX, or register pair EDX:EAX (depending on the operand size), with the high-order bits of the product contained in register AH, DX, or EDX, respectively. If the high-order bits of the product are 0, the CF and OF flags are cleared; otherwise, the flags are set.

In 64-bit mode, the instruction's default operation size is 32 bits. Use of the REX.R prefix permits access to additional registers (R8-R15). Use of the REX.W prefix promotes operation to 64 bits.

See the summary chart at the beginning of this section for encoding data and limits.

RAX

| Source 1 | Source 2 | Destination |
|----------|----------|-------------|
| AL       | r/m8     | AX          |
| AX       | r/m16    | DX:AX       |
| EAX      | r/m32    | EDX:EAX     |

r/m64

Table 4-9. MUL Results

## Operation

Byte
Word
Doubleword

Ouadword

```
IF (Byte operation)
THEN
AX := AL * SRC;
ELSE (* Word or doubleword operation *)
IF OperandSize = 16
THEN
DX:AX := AX * SRC;
ELSE IF OperandSize = 32
THEN EDX:EAX := EAX * SRC;
ELSE (* OperandSize = 64 *)
RDX:RAX := RAX * SRC;
```

RDX:RAX

FI;

FI;

## **Flags Affected**

The OF and CF flags are set to 0 if the upper half of the result is 0; otherwise, they are set to 1. The SF, ZF, AF, and PF flags are undefined.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

## **NEG—Two's Complement Negation**

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                    |
|---------------|-----------------------|-----------|----------------|---------------------|--------------------------------|
| F6 /3         | NEG r/m8              | М         | Valid          | Valid               | Two's complement negate r/m8.  |
| REX + F6 /3   | NEG r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Two's complement negate r/m8.  |
| F7 /3         | NEG r/m16             | М         | Valid          | Valid               | Two's complement negate r/m16. |
| F7 /3         | NEG r/m32             | М         | Valid          | Valid               | Two's complement negate r/m32. |
| REX.W + F7 /3 | NEG r/m64             | М         | Valid          | N.E.                | Two's complement negate r/m64. |

#### NOTES:

1. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

### **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w) | N/A       | N/A       | N/A       |

### **Description**

Replaces the value of operand (the destination operand) with its two's complement. (This operation is equivalent to subtracting the operand from 0.) The destination operand is located in a general-purpose register or a memory location.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF DEST = 0
THEN CF := 0;
ELSE CF := 1;
FI;
DEST := [- (DEST)]
```

#### Flags Affected

The CF flag set to 0 if the source operand is 0; otherwise it is set to 1. The OF, SF, ZF, AF, and PF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.
#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

#### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) For a page fault.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### NOP—No Operation

| Opcode      | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                          |
|-------------|-------------|-----------|----------------|---------------------|--------------------------------------|
| NP 90       | NOP         | Z0        | Valid          | Valid               | One byte no-operation instruction.   |
| NP 0F 1F /0 | NOP r/m16   | М         | Valid          | Valid               | Multi-byte no-operation instruction. |
| NP 0F 1F /0 | NOP r/m32   | М         | Valid          | Valid               | Multi-byte no-operation instruction. |

### **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| ZO    | N/A           | N/A       | N/A       | N/A       |
| М     | ModRM:r/m (r) | N/A       | N/A       | N/A       |

### **Description**

This instruction performs no operation. It is a one-byte or multi-byte NOP that takes up space in the instruction stream but does not impact machine context, except for the EIP register.

The multi-byte form of NOP is available on processors with model encoding:

CPUID.01H.EAX[Bytes 11:8] = 0110B or 1111B

The multi-byte NOP instruction does not alter the content of a register and will not issue a memory operation. The instruction's operation is the same in non-64-bit modes and 64-bit mode.

#### Operation

The one-byte NOP instruction is an alias mnemonic for the XCHG (E)AX, (E)AX instruction.

The multi-byte NOP instruction performs no operation on supported processors and generates undefined opcode exception on processors that do not support the multi-byte NOP instruction.

The memory operand form of the instruction allows software to create a byte sequence of "no operation" as one instruction. For situations where multiple-byte NOPs are needed, the recommended operations (32-bit mode and 64-bit mode) are:

Table 4-12. Recommended Multi-Byte Sequence of NOP Instruction

| Length  | Assembly                                   | Byte Sequence               |
|---------|--------------------------------------------|-----------------------------|
| 2 bytes | 66 NOP                                     | 66 90H                      |
| 3 bytes | NOP DWORD ptr [EAX]                        | 0F 1F 00H                   |
| 4 bytes | NOP DWORD ptr [EAX + 00H]                  | 0F 1F 40 00H                |
| 5 bytes | NOP DWORD ptr [EAX + EAX*1 + 00H]          | 0F 1F 44 00 00H             |
| 6 bytes | 66 NOP DWORD ptr [EAX + EAX*1 + 00H]       | 66 0F 1F 44 00 00H          |
| 7 bytes | NOP DWORD ptr [EAX + 00000000H]            | 0F 1F 80 00 00 00 00H       |
| 8 bytes | NOP DWORD ptr [EAX + EAX*1 + 00000000H]    | 0F 1F 84 00 00 00 00 00H    |
| 9 bytes | 66 NOP DWORD ptr [EAX + EAX*1 + 00000000H] | 66 0F 1F 84 00 00 00 00 00H |

### Flags Affected

None.

## **Exceptions (All Operating Modes)**

## NOT—One's Complement Negation

| Opcode        | Instruction           | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                |
|---------------|-----------------------|-----------|----------------|---------------------|----------------------------|
| F6 /2         | NOT r/m8              | М         | Valid          | Valid               | Reverse each bit of r/m8.  |
| REX + F6 /2   | NOT r/m8 <sup>1</sup> | М         | Valid          | N.E.                | Reverse each bit of r/m8.  |
| F7 /2         | NOT r/m16             | М         | Valid          | Valid               | Reverse each bit of r/m16. |
| F7 /2         | NOT r/m32             | М         | Valid          | Valid               | Reverse each bit of r/m32. |
| REX.W + F7 /2 | NOT r/m64             | М         | Valid          | N.E.                | Reverse each bit of r/m64. |

#### **NOTES:**

1. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r, w) | N/A       | N/A       | N/A       |

## **Description**

Performs a bitwise NOT operation (each 1 is set to 0, and each 0 is set to 1) on the destination operand and stores the result in the destination operand location. The destination operand can be a register or a memory location.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST := NOT DEST;

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

# **OR—Logical Inclusive OR**

| Opcode           | Instruction                            | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                     |
|------------------|----------------------------------------|-----------|----------------|---------------------|---------------------------------|
| OC ib            | OR AL, imm8                            | I         | Valid          | Valid               | AL OR imm8.                     |
| OD iw            | OR AX, imm16                           | I         | Valid          | Valid               | AX OR imm16.                    |
| OD id            | OR EAX, imm32                          | I         | Valid          | Valid               | EAX OR imm32.                   |
| REX.W + OD id    | OR RAX, imm32                          | I         | Valid          | N.E.                | RAX OR imm32 (sign-extended).   |
| 80 /1 ib         | OR r/m8, imm8                          | MI        | Valid          | Valid               | r/m8 OR imm8.                   |
| REX + 80 /1 ib   | OR r/m8 <sup>1</sup> , imm8            | MI        | Valid          | N.E.                | r/m8 OR imm8.                   |
| 81 /1 iw         | OR r/m16, imm16                        | MI        | Valid          | Valid               | r/m16 OR imm16.                 |
| 81 /1 id         | OR r/m32, imm32                        | MI        | Valid          | Valid               | r/m32 OR imm32.                 |
| REX.W + 81 /1 id | OR r/m64, imm32                        | MI        | Valid          | N.E.                | r/m64 OR imm32 (sign-extended). |
| 83 /1 ib         | OR r/m16, imm8                         | MI        | Valid          | Valid               | r/m16 OR imm8 (sign-extended).  |
| 83 /1 ib         | OR r/m32, imm8                         | MI        | Valid          | Valid               | r/m32 OR imm8 (sign-extended).  |
| REX.W + 83 /1 ib | OR r/m64, imm8                         | MI        | Valid          | N.E.                | r/m64 OR imm8 (sign-extended).  |
| 08 /г            | OR r/m8, r8                            | MR        | Valid          | Valid               | r/m8 OR r8.                     |
| REX + 08 /r      | OR r/m8 <sup>1</sup> , r8 <sup>1</sup> | MR        | Valid          | N.E.                | r/m8 OR r8.                     |
| 09 /г            | OR r/m16, r16                          | MR        | Valid          | Valid               | r/m16 OR r16.                   |
| 09 /г            | OR r/m32, r32                          | MR        | Valid          | Valid               | r/m32 OR r32.                   |
| REX.W + 09 /r    | OR r/m64, r64                          | MR        | Valid          | N.E.                | r/m64 OR r64.                   |
| 0A /r            | OR r8, r/m8                            | RM        | Valid          | Valid               | r8 OR r/m8.                     |
| REX + OA /r      | OR r8 <sup>1</sup> , r/m8 <sup>1</sup> | RM        | Valid          | N.E.                | r8 OR r/m8.                     |
| OB /r            | OR r16, r/m16                          | RM        | Valid          | Valid               | r16 OR r/m16.                   |
| OB /r            | OR r32, r/m32                          | RM        | Valid          | Valid               | r32 OR r/m32.                   |
| REX.W + 0B /r    | OR r64, r/m64                          | RM        | Valid          | N.E.                | r64 OR r/m64.                   |

### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| 1     | AL/AX/EAX/RAX    | imm8/16/32    | N/A       | N/A       |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | N/A       | N/A       |
| MR    | ModRM:r/m (r, w) | ModRM:reg (г) | N/A       | N/A       |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A       | N/A       |

## **Description**

Performs a bitwise inclusive OR operation between the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result of the OR instruction is set to 0 if both corresponding bits of the first and second operands are 0; otherwise, each bit is set to 1.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST := DEST OR SRC;

#### Flags Affected

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

## **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Compatibility Mode Exceptions

Same as for protected mode exceptions.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

| POP-Po | p a Va | lue Fror | n the Sta | ick |
|--------|--------|----------|-----------|-----|
|--------|--------|----------|-----------|-----|

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                            |
|--------|-------------|-----------|----------------|---------------------|----------------------------------------------------------------------------------------|
| 8F /0  | POP r/m16   | М         | Valid          | Valid               | Pop top of stack into m16; increment stack pointer.                                    |
| 8F /0  | POP r/m32   | М         | N.E.           | Valid               | Pop top of stack into m32; increment stack pointer.                                    |
| 8F /0  | POP r/m64   | М         | Valid          | N.E.                | Pop top of stack into m64; increment stack pointer. Cannot encode 32-bit operand size. |
| 58+ rw | POP r16     | 0         | Valid          | Valid               | Pop top of stack into r16; increment stack pointer.                                    |
| 58+ rd | POP r32     | 0         | N.E.           | Valid               | Pop top of stack into r32; increment stack pointer.                                    |
| 58+ rd | POP r64     | 0         | Valid          | N.E.                | Pop top of stack into r64; increment stack pointer. Cannot encode 32-bit operand size. |
| 1F     | POP DS      | ZO        | Invalid        | Valid               | Pop top of stack into DS; increment stack pointer.                                     |
| 07     | POP ES      | ZO        | Invalid        | Valid               | Pop top of stack into ES; increment stack pointer.                                     |
| 17     | POP SS      | ZO        | Invalid        | Valid               | Pop top of stack into SS; increment stack pointer.                                     |
| OF A1  | POP FS      | ZO        | Valid          | Valid               | Pop top of stack into FS; increment stack pointer by 16 bits.                          |
| OF A1  | POP FS      | ZO        | N.E.           | Valid               | Pop top of stack into FS; increment stack pointer by 32 bits.                          |
| OF A1  | POP FS      | ZO        | Valid          | N.E.                | Pop top of stack into FS; increment stack pointer by 64 bits.                          |
| OF A9  | POP GS      | ZO        | Valid          | Valid               | Pop top of stack into GS; increment stack pointer by 16 bits.                          |
| 0F A9  | POP GS      | ZO        | N.E.           | Valid               | Pop top of stack into GS; increment stack pointer by 32 bits.                          |
| 0F A9  | POP GS      | ZO        | Valid          | N.E.                | Pop top of stack into GS; increment stack pointer by 64 bits.                          |

## **Instruction Operand Encoding**

| Op/En | Operand 1       | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------------|-----------|-----------|-----------|
| М     | ModRM:r/m (w)   | N/A       | N/A       | N/A       |
| 0     | opcode + rd (w) | N/A       | N/A       | N/A       |
| ZO    | N/A             | N/A       | N/A       | N/A       |

## **Description**

Loads the value from the top of the stack to the location specified with the destination operand (or explicit opcode) and then increments the stack pointer. The destination operand can be a general-purpose register, memory location, or segment register.

Address and operand sizes are determined and used as follows:

- Address size. The D flag in the current code-segment descriptor determines the default address size; it may be overridden by an instruction prefix (67H).
  - The address size is used only when writing to a destination operand in memory.
- Operand size. The D flag in the current code-segment descriptor determines the default operand size; it may be overridden by instruction prefixes (66H or REX.W).
  - The operand size (16, 32, or 64 bits) determines the amount by which the stack pointer is incremented (2, 4 or 8).
- Stack-address size. Outside of 64-bit mode, the B flag in the current stack-segment descriptor determines the size of the stack pointer (16 or 32 bits); in 64-bit mode, the size of the stack pointer is always 64 bits.
  - The stack-address size determines the width of the stack pointer when reading from the stack in memory and when incrementing the stack pointer. (As stated above, the amount by which the stack pointer is incremented is determined by the operand size.)

If the destination operand is one of the segment registers DS, ES, FS, GS, or SS, the value loaded into the register must be a valid segment selector. In protected mode, popping a segment selector into a segment register automat-

ically causes the descriptor information associated with that segment selector to be loaded into the hidden (shadow) part of the segment register and causes the selector and the descriptor information to be validated (see the "Operation" section below).

A NULL value (0000-0003) may be popped into the DS, ES, FS, or GS register without causing a general protection fault. However, any subsequent attempt to reference a segment whose corresponding segment register is loaded with a NULL value causes a general protection exception (#GP). In this situation, no memory reference occurs and the saved value of the segment register is NULL.

The POP instruction cannot pop a value into the CS register. To load the CS register from the stack, use the RET instruction.

If the ESP register is used as a base register for addressing a destination operand in memory, the POP instruction computes the effective address of the operand after it increments the ESP register. For the case of a 16-bit stack where ESP wraps to 0H as a result of the POP instruction, the resulting location of the memory write is processor-family-specific.

The POP ESP instruction increments the stack pointer (ESP) before data at the old top of stack is written into the destination.

Loading the SS register with a POP instruction suppresses or inhibits some debug exceptions and inhibits interrupts on the following instruction boundary. (The inhibition ends after delivery of an exception or the execution of the next instruction.) This behavior allows a stack pointer to be loaded into the ESP register with the next instruction (POP ESP) before an event can be delivered. See Section 6.8.3, "Masking Exceptions and Interrupts When Switching Stacks," in the Intel $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A. Intel recommends that software use the LSS instruction to load the SS register and ESP together.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). When in 64-bit mode, POPs using 32-bit operands are not encodable and POPs to DS, ES, SS are not valid. See the summary chart at the beginning of this section for encoding data and limits.

#### Operation

```
IF StackAddrSize = 32
   THEN
        IF OperandSize = 32
             THEN
                 DEST := SS:ESP; (* Copy a doubleword *)
                 ESP := ESP + 4:
            ELSE (* OperandSize = 16*)
                 DEST := SS:ESP; (* Copy a word *)
                 ESP := ESP + 2:
        FI:
   ELSE IF StackAddrSize = 64
        THEN
            IF OperandSize = 64
                 THEN
                      DEST := SS:RSP; (* Copy quadword *)
                      RSP := RSP + 8;
                 ELSE (* OperandSize = 16*)
                      DEST := SS:RSP; (* Copy a word *)
                      RSP := RSP + 2:
            FI;
        FI:
   ELSE StackAddrSize = 16
        THEN
            IF OperandSize = 16
                 THEN
                      DEST := SS:SP; (* Copy a word *)
                      SP := SP + 2;
```

ELSE (\* OperandSize = 32 \*)

```
DEST := SS:SP; (* Copy a doubleword *)
                     SP := SP + 4;
            FI;
FI;
Loading a segment register while in protected mode results in special actions, as described in the following listing.
These checks are performed on the segment selector and the segment descriptor it points to.
64-BIT MODE
IF FS, or GS is loaded with non-NULL selector;
   THEN
       IF segment selector index is outside descriptor table limits
            OR segment is not a data or readable code segment
            OR ((segment is a data or nonconforming code segment)
                AND ((RPL > DPL) or (CPL > DPL))
                     THEN #GP(selector);
            IF segment not marked present
                THEN #NP(selector);
       ELSE
            SegmentRegister := segment selector;
            SegmentRegister := segment descriptor;
       FI:
FI;
IF FS, or GS is loaded with a NULL selector;
       THEN
            SegmentRegister := segment selector;
            SegmentRegister := segment descriptor;
FI;
PREOTECTED MODE OR COMPATIBILITY MODE;
IF SS is loaded;
   THEN
        IF segment selector is NULL
            THEN #GP(0);
       FI;
       IF segment selector index is outside descriptor table limits
            or segment selector's RPL ≠ CPL
            or segment is not a writable data segment
            or DPL ≠ CPL
                THEN #GP(selector);
       FI;
       IF segment not marked present
            THEN #SS(selector);
            ELSE
                SS := segment selector;
                SS := segment descriptor;
       FI;
FI;
IF DS, ES, FS, or GS is loaded with non-NULL selector;
   THEN
```

```
IF segment selector index is outside descriptor table limits
             or segment is not a data or readable code segment
            or ((segment is a data or nonconforming code segment)
            and ((RPL > DPL) or (CPL > DPL))
                 THEN #GP(selector);
        FI;
        IF segment not marked present
             THEN #NP(selector);
             ELSE
                 SegmentRegister := segment selector;
                 SegmentRegister := segment descriptor;
        FI;
FI:
IF DS, ES, FS, or GS is loaded with a NULL selector
   THEN
        SegmentRegister := segment selector;
        SegmentRegister := segment descriptor;
FI;
```

## Flags Affected

None.

### **Protected Mode Exceptions**

#GP(0) If attempt is made to load SS register with NULL segment selector.

If the destination operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit. If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#GP(selector) If segment selector index is outside descriptor table limits.

If the SS register is being loaded and the segment selector's RPL and the segment descriptor's

DPL are not equal to the CPL.

If the SS register is being loaded and the segment pointed to is a

non-writable data segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is not a data or

readable code segment.

If the DS, ES, FS, or GS register is being loaded and the segment pointed to is a data or nonconforming code segment, but both the RPL and the CPL are greater than the DPL.

#SS(0) If the current top of stack is not within the stack segment.

If a memory operand effective address is outside the SS segment limit.

#SS(selector) If the SS register is being loaded and the segment pointed to is marked not present.

#NP If the DS, ES, FS, or GS register is being loaded and the segment pointed to is marked not

present.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while the current privilege level is 3 and alignment

checking is enabled.

**#UD** If the LOCK prefix is used.

## Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same as for protected mode exceptions.

## **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#SS(0) If the stack address is in a non-canonical form.

#GP(selector) If the descriptor is outside the descriptor table limit.

If the FS or GS register is being loaded and the segment pointed to is not a data or readable

code segment.

If the FS or GS register is being loaded and the segment pointed to is a data or nonconforming

code segment, but both the RPL and the CPL are greater than the DPL.

#AC(0) If an unaligned memory reference is made while alignment checking is enabled.

#PF(fault-code) If a page fault occurs.

#NP If the FS or GS register is being loaded and the segment pointed to is marked not present.

**#UD** If the LOCK prefix is used.

If the DS, ES, or SS register is being loaded.

| PUSH—Push Word, Double | vord, or Quad | dword Onto | the Stack |
|------------------------|---------------|------------|-----------|
|------------------------|---------------|------------|-----------|

| Opcode <sup>1</sup> | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description |
|---------------------|-------------|-----------|----------------|---------------------|-------------|
| FF /6               | PUSH r/m16  | М         | Valid          | Valid               | Push r/m16. |
| FF /6               | PUSH r/m32  | М         | N.E.           | Valid               | Push r/m32. |
| FF /6               | PUSH r/m64  | М         | Valid          | N.E.                | Push r/m64. |
| 50+rw               | PUSH r16    | 0         | Valid          | Valid               | Push r16.   |
| 50+rd               | PUSH r32    | 0         | N.E.           | Valid               | Push r32.   |
| 50+rd               | PUSH r64    | 0         | Valid          | N.E.                | Push r64.   |
| 6A ib               | PUSH imm8   | 1         | Valid          | Valid               | Push imm8.  |
| 68 iw               | PUSH imm16  | I         | Valid          | Valid               | Push imm16. |
| 68 id               | PUSH imm32  | I         | Valid          | Valid               | Push imm32. |
| 0E                  | PUSH CS     | ZO        | Invalid        | Valid               | Push CS.    |
| 16                  | PUSH SS     | ZO        | Invalid        | Valid               | Push SS.    |
| 1E                  | PUSH DS     | ZO        | Invalid        | Valid               | Push DS.    |
| 06                  | PUSH ES     | ZO        | Invalid        | Valid               | Push ES.    |
| OF AO               | PUSH FS     | ZO        | Valid          | Valid               | Push FS.    |
| OF A8               | PUSH GS     | ZO        | Valid          | Valid               | Push GS.    |

#### **NOTES:**

## Instruction Operand Encoding

| Op/En | Operand 1       | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------------|-----------|-----------|-----------|
| М     | ModRM:r/m (r)   | N/A       | N/A       | N/A       |
| 0     | opcode + rd (r) | N/A       | N/A       | N/A       |
| I     | imm8/16/32      | N/A       | N/A       | N/A       |
| ZO    | N/A             | N/A       | N/A       | N/A       |

#### Description

Decrements the stack pointer and then stores the source operand on the top of the stack. Address and operand sizes are determined and used as follows:

- Address size. The D flag in the current code-segment descriptor determines the default address size; it may be overridden by an instruction prefix (67H).
  - The address size is used only when referencing a source operand in memory.
- Operand size. The D flag in the current code-segment descriptor determines the default operand size; it may be overridden by instruction prefixes (66H or REX.W).
  - The operand size (16, 32, or 64 bits) determines the amount by which the stack pointer is decremented (2, 4 or 8).

If the source operand is an immediate of size less than the operand size, a sign-extended value is pushed on the stack. If the source operand is a segment register (16 bits) and the operand size is 64-bits, a zero-extended value is pushed on the stack; if the operand size is 32-bits, either a zero-extended value is pushed on the stack or the segment selector is written on the stack using a 16-bit move. For the last case, all recent Intel Core and Intel Atom processors perform a 16-bit move, leaving the upper portion of the stack location unmodified.

<sup>1.</sup> See the IA-32 Architecture Compatibility section below.

• Stack-address size. Outside of 64-bit mode, the B flag in the current stack-segment descriptor determines the size of the stack pointer (16 or 32 bits); in 64-bit mode, the size of the stack pointer is always 64 bits.

The stack-address size determines the width of the stack pointer when writing to the stack in memory and when decrementing the stack pointer. (As stated above, the amount by which the stack pointer is decremented is determined by the operand size.)

If the operand size is less than the stack-address size, the PUSH instruction may result in a misaligned stack pointer (a stack pointer that is not aligned on a doubleword or quadword boundary).

The PUSH ESP instruction pushes the value of the ESP register as it existed before the instruction was executed. If a PUSH instruction uses a memory operand in which the ESP register is used for computing the operand address, the address of the operand is computed before the ESP register is decremented.

If the ESP or SP register is 1 when the PUSH instruction is executed in real-address mode, a stack-fault exception (#SS) is generated (because the limit of the stack segment is violated). Its delivery encounters a second stack-fault exception (for the same reason), causing generation of a double-fault exception (#DF). Delivery of the double-fault exception encounters a third stack-fault exception, and the logical processor enters shutdown mode. See the discussion of the double-fault exception in Chapter 6 of the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 3A.

## **IA-32 Architecture Compatibility**

For IA-32 processors from the Intel 286 on, the PUSH ESP instruction pushes the value of the ESP register as it existed before the instruction was executed. (This is also true for Intel 64 architecture, real-address and virtual-8086 modes of IA-32 architecture.) For the Intel<sup>®</sup> 8086 processor, the PUSH SP instruction pushes the new value of the SP register (that is the value after it has been decremented by 2).

#### Operation

```
(* See Description section for possible sign-extension or zero-extension of source operand and for *)
(* a case in which the size of the memory store may be smaller than the instruction's operand size *)
IF StackAddrSize = 64
   THEN
        IF OperandSize = 64
            THEN
                 RSP := RSP - 8;
                 Memory[SS:RSP] := SRC;
                                                      (* push quadword *)
        ELSE IF OperandSize = 32
            THEN
                 RSP := RSP - 4;
                 Memory[SS:RSP] := SRC;
                                                      (* push dword *)
            ELSE (* OperandSize = 16 *)
                 RSP := RSP - 2;
                 Memory[SS:RSP] := SRC;
                                                      (* push word *)
        FI:
ELSE IF StackAddrSize = 32
   THEN
        IF OperandSize = 64
            THEN
                 ESP := ESP - 8;
                 Memorv[SS:ESP] := SRC;
                                                      (* push quadword *)
        ELSE IF OperandSize = 32
            THEN
                 ESP := ESP - 4;
                 Memory[SS:ESP] := SRC;
                                                      (* push dword *)
            ELSE (* OperandSize = 16 *)
                 ESP := ESP - 2:
                 Memorv[SS:ESP] := SRC;
                                                      (* push word *)
```

```
FI;

ELSE (* StackAddrSize = 16 *)

IF OperandSize = 32

THEN

SP := SP - 4;

Memory[SS:SP] := SRC; (* push dword *)

ELSE (* OperandSize = 16 *)

SP := SP - 2;

Memory[SS:SP] := SRC; (* push word *)

FI;

FI;
```

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register is used to access memory and it contains a NULL segment

selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

If the new value of the SP or ESP register is outside the stack segment limit.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#GP(0) If the memory address is in a non-canonical form. #SS(0) If the stack address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

If the PUSH is of CS, SS, DS, or ES.

# RCL/RCR/ROL/ROR—Rotate

| Opcode <sup>1</sup> | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                         |
|---------------------|------------------------------|-----------|----------------|---------------------|---------------------------------------------------------------------|
| D0 /2               | RCL r/m8, 1                  | M1        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left once.                                 |
| REX + D0 /2         | RCL r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left once.                                 |
| D2 /2               | RCL r/m8, CL                 | MC        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left CL times.                             |
| REX + D2 /2         | RCL r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left CL times.                             |
| C0 /2 ib            | RCL r/m8, imm8               | MI        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) left imm8 times.                           |
| REX + C0 /2 ib      | RCL r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) left imm8 times.                           |
| D1 /2               | RCL r/m16, 1                 | M1        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left once.                               |
| D3 /2               | RCL r/m16, CL                | MC        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left CL times.                           |
| C1 /2 ib            | RCL r/m16, imm8              | MI        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) left imm8 times.                         |
| D1 /2               | RCL r/m32, 1                 | M1        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left once.                               |
| REX.W + D1 /2       | RCL r/m64, 1                 | M1        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left once. Uses a 6 bit count.           |
| D3 /2               | RCL r/m32, CL                | MC        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left CL times.                           |
| REX.W + D3 /2       | RCL r/m64, CL                | MC        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left CL times. Uses a 6 bit count.       |
| C1 /2 ib            | RCL r/m32, imm8              | MI        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) left imm8 times.                         |
| REX.W + C1 /2 ib    | RCL r/m64, imm8              | MI        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) left imm8 times.<br>Uses a 6 bit count.  |
| D0 /3               | RCR r/m8, 1                  | M1        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right once.                                |
| REX + D0 /3         | RCR r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right once.                                |
| D2 /3               | RCR r/m8, CL                 | MC        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right CL times.                            |
| REX + D2 /3         | RCR r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right CL times.                            |
| CO /3 ib            | RCR r/m8, imm8               | MI        | Valid          | Valid               | Rotate 9 bits (CF, r/m8) right imm8 times.                          |
| REX + CO /3 ib      | RCR r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Rotate 9 bits (CF, r/m8) right imm8 times.                          |
| D1 /3               | RCR r/m16, 1                 | M1        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right once.                              |
| D3 /3               | RCR r/m16, CL                | MC        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right CL times.                          |
| C1 /3 ib            | RCR r/m16, imm8              | MI        | Valid          | Valid               | Rotate 17 bits (CF, r/m16) right imm8 times.                        |
| D1 /3               | RCR r/m32, 1                 | M1        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right once. Uses a 6 bit count.          |
| REX.W + D1 /3       | RCR r/m64, 1                 | M1        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right once. Uses a 6 bit count.          |
| D3 /3               | RCR r/m32, CL                | MC        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right CL times.                          |
| REX.W + D3 /3       | RCR r/m64, CL                | MC        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right CL times. Uses a 6 bit count.      |
| C1 /3 ib            | RCR r/m32, imm8              | MI        | Valid          | Valid               | Rotate 33 bits (CF, r/m32) right imm8 times.                        |
| REX.W + C1 /3 ib    | RCR r/m64, imm8              | MI        | Valid          | N.E.                | Rotate 65 bits (CF, r/m64) right imm8 times.<br>Uses a 6 bit count. |
| D0 /0               | ROL r/m8, 1                  | M1        | Valid          | Valid               | Rotate 8 bits r/m8 left once.                                       |
| REX + D0 /0         | ROL r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Rotate 8 bits r/m8 left once                                        |
| D2 /0               | ROL r/m8, CL                 | MC        | Valid          | Valid               | Rotate 8 bits r/m8 left CL times.                                   |
| REX + D2 /0         | ROL r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Rotate 8 bits r/m8 left CL times.                                   |
| CO /O ib            | ROL r/m8, imm8               | MI        | Valid          | Valid               | Rotate 8 bits r/m8 left imm8 times.                                 |
|                     | *                            | •         |                | •                   |                                                                     |

| Opcode <sup>1</sup> | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|---------------------|------------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| REX + C0 /0 ib      | ROL r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Rotate 8 bits r/m8 left imm8 times.                        |
| D1 /0               | ROL r/m16, 1                 | M1        | Valid          | Valid               | Rotate 16 bits r/m16 left once.                            |
| D3 /0               | ROL r/m16, CL                | MC        | Valid          | Valid               | Rotate 16 bits r/m16 left CL times.                        |
| C1 /0 ib            | ROL r/m16, imm8              | MI        | Valid          | Valid               | Rotate 16 bits r/m16 left imm8 times.                      |
| D1 /0               | ROL r/m32, 1                 | M1        | Valid          | Valid               | Rotate 32 bits r/m32 left once.                            |
| REX.W + D1 /0       | ROL r/m64, 1                 | M1        | Valid          | N.E.                | Rotate 64 bits r/m64 left once. Uses a 6 bit count.        |
| D3 /0               | ROL r/m32, CL                | MC        | Valid          | Valid               | Rotate 32 bits r/m32 left CL times.                        |
| REX.W + D3 /0       | ROL r/m64, CL                | MC        | Valid          | N.E.                | Rotate 64 bits r/m64 left CL times. Uses a 6 bit count.    |
| C1 /0 ib            | ROL r/m32, imm8              | MI        | Valid          | Valid               | Rotate 32 bits r/m32 left imm8 times.                      |
| REX.W + C1 /0 ib    | ROL r/m64, imm8              | MI        | Valid          | N.E.                | Rotate 64 bits r/m64 left imm8 times. Uses a 6 bit count.  |
| D0 /1               | ROR r/m8, 1                  | M1        | Valid          | Valid               | Rotate 8 bits r/m8 right once.                             |
| REX + D0 /1         | ROR r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Rotate 8 bits r/m8 right once.                             |
| D2 /1               | ROR r/m8, CL                 | MC        | Valid          | Valid               | Rotate 8 bits r/m8 right CL times.                         |
| REX + D2 /1         | ROR r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Rotate 8 bits r/m8 right CL times.                         |
| CO /1 ib            | ROR r/m8, imm8               | MI        | Valid          | Valid               | Rotate 8 bits r/m16 right imm8 times.                      |
| REX + C0 /1 ib      | ROR r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Rotate 8 bits r/m16 right imm8 times.                      |
| D1 /1               | ROR r/m16, 1                 | M1        | Valid          | Valid               | Rotate 16 bits r/m16 right once.                           |
| D3 /1               | ROR r/m16, CL                | MC        | Valid          | Valid               | Rotate 16 bits r/m16 right CL times.                       |
| C1 /1 ib            | ROR r/m16, imm8              | MI        | Valid          | Valid               | Rotate 16 bits r/m16 right imm8 times.                     |
| D1 /1               | ROR r/m32, 1                 | M1        | Valid          | Valid               | Rotate 32 bits r/m32 right once.                           |
| REX.W + D1 /1       | ROR r/m64, 1                 | M1        | Valid          | N.E.                | Rotate 64 bits r/m64 right once. Uses a 6 bit count.       |
| D3 /1               | ROR r/m32, CL                | MC        | Valid          | Valid               | Rotate 32 bits r/m32 right CL times.                       |
| REX.W + D3 /1       | ROR r/m64, CL                | MC        | Valid          | N.E.                | Rotate 64 bits r/m64 right CL times. Uses a 6 bit count.   |
| C1 /1 ib            | ROR r/m32, imm8              | MI        | Valid          | Valid               | Rotate 32 bits r/m32 right imm8 times.                     |
| REX.W + C1 /1 ib    | ROR r/m64, imm8              | MI        | Valid          | N.E.                | Rotate 64 bits r/m64 right imm8 times. Uses a 6 bit count. |

## **NOTES:**

- 1. See the IA-32 Architecture Compatibility section below.
- 2. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

# **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2 | Operand 3 | Operand 4 |
|-------|---------------|-----------|-----------|-----------|
| M1    | ModRM:r/m (w) | 1         | N/A       | N/A       |
| MC    | ModRM:r/m (w) | CL        | N/A       | N/A       |
| MI    | ModRM:r/m (w) | imm8      | N/A       | N/A       |

### Description

Shifts (rotates) the bits of the first operand (destination operand) the number of bit positions specified in the second operand (count operand) and stores the result in the destination operand. The destination operand can be a register or a memory location; the count operand is an unsigned integer that can be an immediate or a value in the CL register. The count is masked to 5 bits (or 6 bits if in 64-bit mode and REX.W = 1).

The rotate left (ROL) and rotate through carry left (RCL) instructions shift all the bits toward more-significant bit positions, except for the most-significant bit, which is rotated to the least-significant bit location. The rotate right (ROR) and rotate through carry right (RCR) instructions shift all the bits toward less significant bit positions, except for the least-significant bit, which is rotated to the most-significant bit location.

The RCL and RCR instructions include the CF flag in the rotation. The RCL instruction shifts the CF flag into the least-significant bit and shifts the most-significant bit into the CF flag. The RCR instruction shifts the CF flag into the most-significant bit and shifts the least-significant bit into the CF flag. For the ROL and ROR instructions, the original value of the CF flag is not a part of the result, but the CF flag receives a copy of the bit that was shifted from one end to the other.

The OF flag is defined only for the 1-bit rotates; it is undefined in all other cases (except RCL and RCR instructions only: a zero-bit rotate does nothing, that is affects no flags). For left rotates, the OF flag is set to the exclusive OR of the CF bit (after the rotate) and the most-significant bit of the result. For right rotates, the OF flag is set to the exclusive OR of the two most-significant bits of the result.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Use of REX.W promotes the first operand to 64 bits and causes the count operand to become a 6-bit counter.

### IA-32 Architecture Compatibility

The 8086 does not mask the rotation count. However, all other IA-32 processors (starting with the Intel 286 processor) do mask the rotation count to 5 bits, resulting in a maximum count of 31. This masking is done in all operating modes (including the virtual-8086 mode) to reduce the maximum execution time of the instructions.

#### Operation

```
(* RCL and RCR Instructions *)
SIZE := OperandSize:
CASE (determine count) OF
   SIZE := 8:
                tempCOUNT := (COUNT AND 1FH) MOD 9:
                tempCOUNT := (COUNT AND 1FH) MOD 17;
   SIZE := 16:
   SIZE := 32:
                tempCOUNT := COUNT AND 1FH;
   SIZE := 64:
                tempCOUNT := COUNT AND 3FH:
ESAC:
IF OperandSize = 64
   THEN COUNTMASK = 3FH:
   ELSE COUNTMASK = 1FH:
FI;
(* RCL Instruction Operation *)
WHILE (tempCOUNT \neq 0)
   DO
       tempCF := MSB(DEST);
       DEST := (DEST * 2) + CF:
       CF := tempCF:
       tempCOUNT := tempCOUNT - 1;
   OD:
ELIHW:
IF (COUNT & COUNTMASK) = 1
   THEN OF := MSB(DEST) XOR CF:
   ELSE OF is undefined:
FI:
```

```
(* RCR Instruction Operation *)
IF (COUNT & COUNTMASK) = 1
   THEN OF := MSB(DEST) XOR CF;
   ELSE OF is undefined;
FI;
WHILE (tempCOUNT \neq 0)
   DO
       tempCF := LSB(SRC);
       DEST := (DEST / 2) + (CF * 2^{SIZE});
       CF := tempCF;
       tempCOUNT := tempCOUNT - 1;
   OD;
(* ROL Instruction Operation *)
tempCOUNT := (COUNT & COUNTMASK) MOD SIZE
WHILE (tempCOUNT \neq 0)
   DO
       tempCF := MSB(DEST);
       DEST := (DEST * 2) + tempCF;
       tempCOUNT := tempCOUNT - 1;
   OD;
ELIHW;
IF (COUNT & COUNTMASK) ≠ 0
   THEN CF := LSB(DEST);
IF (COUNT & COUNTMASK) = 1
   THEN OF := MSB(DEST) XOR CF;
   ELSE OF is undefined;
FI;
(* ROR Instruction Operation *)
tempCOUNT := (COUNT & COUNTMASK) MOD SIZE
WHILE (tempCOUNT \neq 0)
   DO
       tempCF := LSB(SRC);
       DEST := (DEST / 2) + (tempCF * 2^{SIZE});
       tempCOUNT := tempCOUNT - 1;
   OD;
ELIHW;
IF (COUNT & COUNTMASK) \neq 0
   THEN CF := MSB(DEST);
FI;
IF (COUNT & COUNTMASK) = 1
   THEN OF := MSB(DEST) XOR MSB - 1(DEST);
   ELSE OF is undefined:
FI;
```

## Flags Affected

For RCL and RCR instructions, a zero-bit rotate does nothing, i.e., affects no flags. For ROL and ROR instructions, if the masked count is 0, the flags are not affected. If the masked count is 1, then the OF flag is affected, otherwise (masked count is greater than 1) the OF flag is undefined.

For all instructions, the CF flag is affected when the masked count is non-zero. The SF, ZF, AF, and PF flags are always unaffected.

## **Protected Mode Exceptions**

#GP(0) If the source operand is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## Compatibility Mode Exceptions

Same exceptions as in protected mode.

### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the source operand is located in a nonwritable segment.

If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

# REP/REPE/REPZ/REPNE/REPNZ—Repeat String Operation Prefix

| Opcode      | Instruction                    | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                |
|-------------|--------------------------------|-----------|----------------|---------------------|------------------------------------------------------------|
| F3 6C       | REP INS m8, DX                 | ZO        | Valid          | Valid               | Input (E)CX bytes from port DX into ES:[(E)DI].            |
| F3 6C       | REP INS m8, DX                 | ZO        | Valid          | N.E.                | Input RCX bytes from port DX into [RDI].                   |
| F3 6D       | REP INS m16, DX                | ZO        | Valid          | Valid               | Input (E)CX words from port DX into ES:[(E)DI.]            |
| F3 6D       | REP INS m32, DX                | ZO        | Valid          | Valid               | Input (E)CX doublewords from port DX into ES:[(E)DI].      |
| F3 6D       | REP INS r/m32, DX              | ZO        | Valid          | N.E.                | Input RCX default size from port DX into [RDI].            |
| F3 A4       | REP MOVS m8, m8                | ZO        | Valid          | Valid               | Move (E)CX bytes from DS:[(E)SI] to ES:[(E)DI].            |
| F3 REX.W A4 | REP MOVS m8, m8                | ZO        | Valid          | N.E.                | Move RCX bytes from [RSI] to [RDI].                        |
| F3 A5       | REP MOVS m16, m16              | ZO        | Valid          | Valid               | Move (E)CX words from DS:[(E)SI] to ES:[(E)DI].            |
| F3 A5       | REP MOVS m32, m32              | ZO        | Valid          | Valid               | Move (E)CX doublewords from DS:[(E)SI] to ES:[(E)DI].      |
| F3 REX.W A5 | REP MOVS m64, m64              | ZO        | Valid          | N.E.                | Move RCX quadwords from [RSI] to [RDI].                    |
| F3 6E       | REP OUTS DX, r/m8              | ZO        | Valid          | Valid               | Output (E)CX bytes from DS:[(E)SI] to port DX.             |
| F3 REX.W 6E | REP OUTS DX, r/m8 <sup>1</sup> | ZO        | Valid          | N.E.                | Output RCX bytes from [RSI] to port DX.                    |
| F3 6F       | REP OUTS DX, r/m16             | ZO        | Valid          | Valid               | Output (E)CX words from DS:[(E)SI] to port DX.             |
| F3 6F       | REP OUTS DX, r/m32             | ZO        | Valid          | Valid               | Output (E)CX doublewords from DS:[(E)SI] to port DX.       |
| F3 REX.W 6F | REP OUTS DX, r/m32             | ZO        | Valid          | N.E.                | Output RCX default size from [RSI] to port DX.             |
| F3 AC       | REP LODS AL                    | ZO        | Valid          | Valid               | Load (E)CX bytes from DS:[(E)SI] to AL.                    |
| F3 REX.W AC | REP LODS AL                    | ZO        | Valid          | N.E.                | Load RCX bytes from [RSI] to AL.                           |
| F3 AD       | REP LODS AX                    | ZO        | Valid          | Valid               | Load (E)CX words from DS:[(E)SI] to AX.                    |
| F3 AD       | REP LODS EAX                   | ZO        | Valid          | Valid               | Load (E)CX doublewords from DS:[(E)SI] to EAX.             |
| F3 REX.W AD | REP LODS RAX                   | ZO        | Valid          | N.E.                | Load RCX quadwords from [RSI] to RAX.                      |
| F3 AA       | REP STOS m8                    | ZO        | Valid          | Valid               | Fill (E)CX bytes at ES:[(E)DI] with AL.                    |
| F3 REX.W AA | REP STOS m8                    | ZO        | Valid          | N.E.                | Fill RCX bytes at [RDI] with AL.                           |
| F3 AB       | REP STOS m16                   | ZO        | Valid          | Valid               | Fill (E)CX words at ES:[(E)DI] with AX.                    |
| F3 AB       | REP STOS m32                   | ZO        | Valid          | Valid               | Fill (E)CX doublewords at ES:[(E)DI] with EAX.             |
| F3 REX.W AB | REP STOS m64                   | ZO        | Valid          | N.E.                | Fill RCX quadwords at [RDI] with RAX.                      |
| F3 A6       | REPE CMPS m8, m8               | ZO        | Valid          | Valid               | Find nonmatching bytes in ES:[(E)DI] and DS:[(E)SI].       |
| F3 REX.W A6 | REPE CMPS m8, m8               | ZO        | Valid          | N.E.                | Find non-matching bytes in [RDI] and [RSI].                |
| F3 A7       | REPE CMPS m16, m16             | ZO        | Valid          | Valid               | Find nonmatching words in ES:[(E)DI] and DS:[(E)SI].       |
| F3 A7       | REPE CMPS m32, m32             | ZO        | Valid          | Valid               | Find nonmatching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
| F3 REX.W A7 | REPE CMPS m64, m64             | ZO        | Valid          | N.E.                | Find non-matching quadwords in [RDI] and [RSI].            |
| F3 AE       | REPE SCAS m8                   | ZO        | Valid          | Valid               | Find non-AL byte starting at ES:[(E)DI].                   |
| F3 REX.W AE | REPE SCAS m8                   | ZO        | Valid          | N.E.                | Find non-AL byte starting at [RDI].                        |
| F3 AF       | REPE SCAS m16                  | ZO        | Valid          | Valid               | Find non-AX word starting at ES:[(E)DI].                   |
| F3 AF       | REPE SCAS m32                  | ZO        | Valid          | Valid               | Find non-EAX doubleword starting at ES:[(E)DI].            |

| Opcode      | Instruction         | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                             |
|-------------|---------------------|-----------|----------------|---------------------|---------------------------------------------------------|
| F3 REX.W AF | REPE SCAS m64       | ZO        | Valid          | N.E.                | Find non-RAX quadword starting at [RDI].                |
| F2 A6       | REPNE CMPS m8, m8   | ZO        | Valid          | Valid               | Find matching bytes in ES:[(E)DI] and DS:[(E)SI].       |
| F2 REX.W A6 | REPNE CMPS m8, m8   | ZO        | Valid          | N.E.                | Find matching bytes in [RDI] and [RSI].                 |
| F2 A7       | REPNE CMPS m16, m16 | ZO        | Valid          | Valid               | Find matching words in ES:[(E)DI] and DS:[(E)SI].       |
| F2 A7       | REPNE CMPS m32, m32 | ZO        | Valid          | Valid               | Find matching doublewords in ES:[(E)DI] and DS:[(E)SI]. |
| F2 REX.W A7 | REPNE CMPS m64, m64 | ZO        | Valid          | N.E.                | Find matching doublewords in [RDI] and [RSI].           |
| F2 AE       | REPNE SCAS m8       | ZO        | Valid          | Valid               | Find AL, starting at ES:[(E)DI].                        |
| F2 REX.W AE | REPNE SCAS m8       | ZO        | Valid          | N.E.                | Find AL, starting at [RDI].                             |
| F2 AF       | REPNE SCAS m16      | ZO        | Valid          | Valid               | Find AX, starting at ES:[(E)DI].                        |
| F2 AF       | REPNE SCAS m32      | ZO        | Valid          | Valid               | Find EAX, starting at ES:[(E)DI].                       |
| F2 REX.W AF | REPNE SCAS m64      | ZO        | Valid          | N.E.                | Find RAX, starting at [RDI].                            |

#### NOTES:

1. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH,

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

#### **Description**

Repeats a string instruction the number of times specified in the count register or until the indicated condition of the ZF flag is no longer met. The REP (repeat), REPE (repeat while equal), REPNE (repeat while not equal), REPZ (repeat while zero), and REPNZ (repeat while not zero) mnemonics are prefixes that can be added to one of the string instructions. The REP prefix can be added to the INS, OUTS, MOVS, LODS, and STOS instructions, and the REPE, REPNE, REPZ, and REPNZ prefixes can be added to the CMPS and SCAS instructions. (The REPZ and REPNZ prefixes are synonymous forms of the REPE and REPNE prefixes, respectively.) The F3H prefix is defined for the following instructions and undefined for the rest:

- F3H as REP/REPE/REPZ for string and input/output instruction.
- F3H is a mandatory prefix for POPCNT, LZCNT, and ADOX.

The REP prefixes apply only to one string instruction at a time. To repeat a block of instructions, use the LOOP instruction or another looping construct. All of these repeat prefixes cause the associated instruction to be repeated until the count in register is decremented to 0. See Table 4-17.

## Table 4-17. Repeat Prefixes

| Repeat Prefix | Termination Condition 1* | Termination Condition 2 |
|---------------|--------------------------|-------------------------|
| REP           | RCX or (E)CX = 0         | None                    |
| REPE/REPZ     | RCX or (E)CX = 0         | ZF = 0                  |
| REPNE/REPNZ   | RCX or (E)CX = $0$       | ZF = 1                  |

#### **NOTES:**

<sup>\*</sup> Count register is CX, ECX or RCX by default, depending on attributes of the operating modes.

The REPE, REPNE, REPZ, and REPNZ prefixes also check the state of the ZF flag after each iteration and terminate the repeat loop if the ZF flag is not in the specified state. When both termination conditions are tested, the cause of a repeat termination can be determined either by testing the count register with a JECXZ instruction or by testing the ZF flag (with a JZ, JNZ, or JNE instruction).

When the REPE/REPZ and REPNE/REPNZ prefixes are used, the ZF flag does not require initialization because both the CMPS and SCAS instructions affect the ZF flag according to the results of the comparisons they make.

A repeating string operation can be suspended by an exception or interrupt. When this happens, the state of the registers is preserved to allow the string operation to be resumed upon a return from the exception or interrupt handler. The source and destination registers point to the next string elements to be operated on, the EIP register points to the string instruction, and the ECX register has the value it held following the last successful iteration of the instruction. This mechanism allows long string operations to proceed without affecting the interrupt response time of the system.

When a fault occurs during the execution of a CMPS or SCAS instruction that is prefixed with REPE or REPNE, the EFLAGS value is restored to the state prior to the execution of the instruction. Since the SCAS and CMPS instructions do not use EFLAGS as an input, the processor can resume the instruction after the page fault handler.

Use the REP INS and REP OUTS instructions with caution. Not all I/O ports can handle the rate at which these instructions execute. Note that a REP STOS instruction is the fastest way to initialize a large block of memory.

In 64-bit mode, the operand size of the count register is associated with the address size attribute. Thus the default count register is RCX; REX.W has no effect on the address size and the count register. In 64-bit mode, if 67H is used to override address size attribute, the count register is ECX and any implicit source/destination operand will use the corresponding 32-bit index register. See the summary chart at the beginning of this section for encoding data and limits.

REP INS may read from the I/O port without writing to the memory location if an exception or VM exit occurs due to the write (e.g., #PF). If this would be problematic, for example because the I/O port read has side-effects, software should ensure the write to the memory location does not cause an exception or VM exit.

#### Operation

```
IF AddressSize = 16
  THFN
    Use CX for CountReg;
    Implicit Source/Dest operand for memory use of SI/DI;
  ELSE IF AddressSize = 64
    THEN Use RCX for CountReg;
    Implicit Source/Dest operand for memory use of RSI/RDI:
  ELSE
    Use ECX for CountRea:
    Implicit Source/Dest operand for memory use of ESI/EDI;
FI;
WHILE CountReg \neq 0
   DO
       Service pending interrupts (if any);
       Execute associated string instruction;
       CountReg := (CountReg - 1);
       IF CountReg = 0
            THEN exit WHILE loop: FI:
       IF (Repeat prefix is REPZ or REPE) and (ZF = 0)
       or (Repeat prefix is REPNZ or REPNE) and (ZF = 1)
            THEN exit WHILE loop; FI;
   OD:
```

#### Flags Affected

None; however, the CMPS and SCAS instructions do set the status flags in the EFLAGS register.

## **Exceptions (All Operating Modes)**

Exceptions may be generated by an instruction associated with the prefix.

# **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

## **RET—Return From Procedure**

| Opcode* | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                      |
|---------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------|
| C3      | RET         | ZO        | Valid          | Valid               | Near return to calling procedure.                                |
| СВ      | RET         | Z0        | Valid          | Valid               | Far return to calling procedure.                                 |
| C2 iw   | RET imm16   | I         | Valid          | Valid               | Near return to calling procedure and pop imm16 bytes from stack. |
| CA iw   | RET imm16   | I         | Valid          | Valid               | Far return to calling procedure and pop imm16 bytes from stack.  |

## Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |
| I     | imm16     | N/A       | N/A       | N/A       |

## Description

Transfers program control to a return address located on the top of the stack. The address is usually placed on the stack by a CALL instruction, and the return is made to the instruction that follows the CALL instruction.

The optional source operand specifies the number of stack bytes to be released after the return address is popped; the default is none. This operand can be used to release parameters from the stack that were passed to the called procedure and are no longer needed. It must be used when the CALL instruction used to switch to a new procedure uses a call gate with a non-zero word count to access the new procedure. Here, the source operand for the RET instruction must specify the same number of bytes as is specified in the word count field of the call gate.

The RET instruction can be used to execute three different types of returns:

- **Near return** A return to a calling procedure within the current code segment (the segment currently pointed to by the CS register), sometimes referred to as an intrasegment return.
- Far return A return to a calling procedure located in a different segment than the current code segment, sometimes referred to as an intersegment return.
- **Inter-privilege-level far return** A far return to a different privilege level than that of the currently executing program or procedure.

The inter-privilege-level return type can only be executed in protected mode. See the section titled "Calling Procedures Using Call and RET" in Chapter 6 of the  $Intel^{@}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for detailed information on near, far, and inter-privilege-level returns.

When executing a near return, the processor pops the return instruction pointer (offset) from the top of the stack into the EIP register and begins program execution at the new instruction pointer. The CS register is unchanged.

When executing a far return, the processor pops the return instruction pointer from the top of the stack into the EIP register, then pops the segment selector from the top of the stack into the CS register. The processor then begins program execution in the new code segment at the new instruction pointer.

The mechanics of an inter-privilege-level far return are similar to an intersegment return, except that the processor examines the privilege levels and access rights of the code and stack segments being returned to determine if the control transfer is allowed to be made. The DS, ES, FS, and GS segment registers are cleared by the RET instruction during an inter-privilege-level return if they refer to segments that are not allowed to be accessed at the new privilege level. Since a stack switch also occurs on an inter-privilege level return, the ESP and SS registers are loaded from the stack.

If parameters are passed to the called procedure during an inter-privilege level call, the optional source operand must be used with the RET instruction to release the parameters on the return. Here, the parameters are released both from the called procedure's stack and the calling procedure's stack (that is, the stack being returned to).

In 64-bit mode, the default operation size of this instruction is the stack-address size, i.e., 64 bits. This applies to near returns, not far returns; the default operation size of far returns is 32 bits.

Refer to Chapter 6, "Procedure Calls, Interrupts, and Exceptions," and Chapter 17, "Control-flow Enforcement Technology (CET)," in the Intel $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for CET details.

**Instruction ordering.** Instructions following a far return may be fetched from memory before earlier instructions complete execution, but they will not execute (even speculatively) until all instructions prior to the far return have completed execution (the later instructions may execute before data stored by the earlier instructions have become globally visible).

Unlike near indirect CALL and near indirect JMP, the processor will not speculatively execute the next sequential instruction after a near RET unless that instruction is also the target of a jump or is a target in a branch predictor.

### Operation

```
(* Near return *)
IF instruction = near return
   THEN:
        IF OperandSize = 32
            THEN
                 IF top 4 bytes of stack not within stack limits
                     THEN #SS(0); FI;
                 EIP := Pop();
                 IF ShadowStackEnabled(CPL)
                     tempSsEIP = ShadowStackPop4B();
                     IF EIP != TempSsEIP
                          THEN #CP(NEAR_RET); FI;
                 FI:
            ELSE
                 IF OperandSize = 64
                      THEN
                          IF top 8 bytes of stack not within stack limits
                               THEN #SS(0); FI;
                          RIP := Pop();
                          IF ShadowStackEnabled(CPL)
                               tempSsEIP = ShadowStackPop8B();
                               IF RIP != tempSsEIP
                                    THEN #CP(NEAR_RET); FI;
                          FI:
                     ELSE (* OperandSize = 16 *)
                          IF top 2 bytes of stack not within stack limits
                               THEN #SS(0); FI;
                          tempEIP := Pop():
                          tempEIP := tempEIP AND 0000FFFFH;
                          IF tempEIP not within code segment limits
                               THEN #GP(0); FI;
                          EIP := tempEIP:
                          IF ShadowStackEnabled(CPL)
                               tempSsEip = ShadowStackPop4B();
                               IF EIP != tempSsEIP
                                    THEN #CP(NEAR_RET); FI;
                          FI:
                 FI:
        FI:
   IF instruction has immediate operand
        THEN (* Release parameters from stack *)
            IF StackAddressSize = 32
```

# SAL/SAR/SHL/SHR—Shift

| Opcode <sup>1</sup> | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                        |
|---------------------|------------------------------|-----------|----------------|---------------------|----------------------------------------------------|
| D0 /4               | SAL r/m8, 1                  | M1        | Valid          | Valid               | Multiply r/m8 by 2, once.                          |
| REX + D0 /4         | SAL r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Multiply r/m8 by 2, once.                          |
| D2 /4               | SAL r/m8, CL                 | MC        | Valid          | Valid               | Multiply r/m8 by 2, CL times.                      |
| REX + D2 /4         | SAL r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Multiply r/m8 by 2, CL times.                      |
| CO /4 ib            | SAL r/m8, imm8               | MI        | Valid          | Valid               | Multiply r/m8 by 2, imm8 times.                    |
| REX + C0 /4 ib      | SAL r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Multiply r/m8 by 2, imm8 times.                    |
| D1 /4               | SAL r/m16, 1                 | M1        | Valid          | Valid               | Multiply r/m16 by 2, once.                         |
| D3 /4               | SAL r/m16, CL                | MC        | Valid          | Valid               | Multiply r/m16 by 2, CL times.                     |
| C1 /4 ib            | SAL r/m16, imm8              | MI        | Valid          | Valid               | Multiply r/m16 by 2, imm8 times.                   |
| D1 /4               | SAL r/m32, 1                 | M1        | Valid          | Valid               | Multiply r/m32 by 2, once.                         |
| REX.W + D1 /4       | SAL r/m64, 1                 | M1        | Valid          | N.E.                | Multiply r/m64 by 2, once.                         |
| D3 /4               | SAL r/m32, CL                | MC        | Valid          | Valid               | Multiply r/m32 by 2, CL times.                     |
| REX.W + D3 /4       | SAL r/m64, CL                | MC        | Valid          | N.E.                | Multiply r/m64 by 2, CL times.                     |
| C1 /4 ib            | SAL r/m32, imm8              | MI        | Valid          | Valid               | Multiply r/m32 by 2, imm8 times.                   |
| REX.W + C1 /4 ib    | SAL r/m64, imm8              | MI        | Valid          | N.E.                | Multiply r/m64 by 2, imm8 times.                   |
| D0 /7               | SAR r/m8, 1                  | M1        | Valid          | Valid               | Signed divide <sup>3</sup> r/m8 by 2, once.        |
| REX + D0 /7         | SAR r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m8 by 2, once.        |
| D2 /7               | SAR r/m8, CL                 | MC        | Valid          | Valid               | Signed divide <sup>3</sup> r/m8 by 2, CL times.    |
| REX + D2 /7         | SAR r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m8 by 2, CL times.    |
| CO /7 ib            | SAR r/m8, imm8               | MI        | Valid          | Valid               | Signed divide <sup>3</sup> r/m8 by 2, imm8 times.  |
| REX + C0 /7 ib      | SAR r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m8 by 2, imm8 times.  |
| D1 /7               | SAR r/m16,1                  | M1        | Valid          | Valid               | Signed divide <sup>3</sup> r/m16 by 2, once.       |
| D3 /7               | SAR r/m16, CL                | MC        | Valid          | Valid               | Signed divide <sup>3</sup> r/m16 by 2, CL times.   |
| C1 /7 ib            | SAR r/m16, imm8              | MI        | Valid          | Valid               | Signed divide <sup>3</sup> r/m16 by 2, imm8 times. |
| D1 /7               | SAR r/m32, 1                 | M1        | Valid          | Valid               | Signed divide <sup>3</sup> r/m32 by 2, once.       |
| REX.W + D1 /7       | SAR r/m64, 1                 | M1        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m64 by 2, once.       |
| D3 /7               | SAR r/m32, CL                | MC        | Valid          | Valid               | Signed divide <sup>3</sup> r/m32 by 2, CL times.   |
| REX.W + D3 /7       | SAR r/m64, CL                | MC        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m64 by 2, CL times.   |
| C1 /7 ib            | SAR r/m32, imm8              | MI        | Valid          | Valid               | Signed divide <sup>3</sup> r/m32 by 2, imm8 times. |
| REX.W + C1 /7 ib    | SAR r/m64, imm8              | MI        | Valid          | N.E.                | Signed divide <sup>3</sup> r/m64 by 2, imm8 times  |
| D0 /4               | SHL r/m8, 1                  | M1        | Valid          | Valid               | Multiply r/m8 by 2, once.                          |
| REX + D0 /4         | SHL r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Multiply r/m8 by 2, once.                          |
| D2 /4               | SHL r/m8, CL                 | MC        | Valid          | Valid               | Multiply r/m8 by 2, CL times.                      |
| REX + D2 /4         | SHL r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Multiply r/m8 by 2, CL times.                      |
| CO /4 ib            | SHL r/m8, imm8               | MI        | Valid          | Valid               | Multiply r/m8 by 2, imm8 times.                    |
| REX + C0 /4 ib      | SHL r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Multiply r/m8 by 2, imm8 times.                    |
| D1 /4               | SHL r/m16,1                  | M1        | Valid          | Valid               | Multiply r/m16 by 2, once.                         |
| D3 /4               | SHL r/m16, CL                | MC        | Valid          | Valid               | Multiply r/m16 by 2, CL times.                     |
| C1 /4 ib            | SHL r/m16, imm8              | MI        | Valid          | Valid               | Multiply r/m16 by 2, imm8 times.                   |
| D1 /4               | SHL r/m32,1                  | M1        | Valid          | Valid               | Multiply r/m32 by 2, once.                         |

| Opcode <sup>1</sup> | Instruction                  | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                             |
|---------------------|------------------------------|-----------|----------------|---------------------|-----------------------------------------|
| REX.W + D1 /4       | SHL r/m64,1                  | M1        | Valid          | N.E.                | Multiply r/m64 by 2, once.              |
| D3 /4               | SHL r/m32, CL                | MC        | Valid          | Valid               | Multiply r/m32 by 2, CL times.          |
| REX.W + D3 /4       | SHL r/m64, CL                | MC        | Valid          | N.E.                | Multiply r/m64 by 2, CL times.          |
| C1 /4 ib            | SHL r/m32, imm8              | MI        | Valid          | Valid               | Multiply r/m32 by 2, imm8 times.        |
| REX.W + C1 /4 ib    | SHL r/m64, imm8              | MI        | Valid          | N.E.                | Multiply r/m64 by 2, imm8 times.        |
| D0 /5               | SHR r/m8,1                   | M1        | Valid          | Valid               | Unsigned divide r/m8 by 2, once.        |
| REX + D0 /5         | SHR r/m8 <sup>2</sup> , 1    | M1        | Valid          | N.E.                | Unsigned divide r/m8 by 2, once.        |
| D2 /5               | SHR r/m8, CL                 | MC        | Valid          | Valid               | Unsigned divide r/m8 by 2, CL times.    |
| REX + D2 /5         | SHR r/m8 <sup>2</sup> , CL   | MC        | Valid          | N.E.                | Unsigned divide r/m8 by 2, CL times.    |
| CO /5 ib            | SHR r/m8, imm8               | MI        | Valid          | Valid               | Unsigned divide r/m8 by 2, imm8 times.  |
| REX + CO /5 ib      | SHR r/m8 <sup>2</sup> , imm8 | MI        | Valid          | N.E.                | Unsigned divide r/m8 by 2, imm8 times.  |
| D1 /5               | SHR r/m16, 1                 | M1        | Valid          | Valid               | Unsigned divide r/m16 by 2, once.       |
| D3 /5               | SHR r/m16, CL                | MC        | Valid          | Valid               | Unsigned divide r/m16 by 2, CL times    |
| C1 /5 ib            | SHR r/m16, imm8              | MI        | Valid          | Valid               | Unsigned divide r/m16 by 2, imm8 times. |
| D1 /5               | SHR r/m32, 1                 | M1        | Valid          | Valid               | Unsigned divide r/m32 by 2, once.       |
| REX.W + D1 /5       | SHR r/m64, 1                 | M1        | Valid          | N.E.                | Unsigned divide r/m64 by 2, once.       |
| D3 /5               | SHR r/m32, CL                | MC        | Valid          | Valid               | Unsigned divide r/m32 by 2, CL times.   |
| REX.W + D3 /5       | SHR r/m64, CL                | MC        | Valid          | N.E.                | Unsigned divide r/m64 by 2, CL times.   |
| C1 /5 ib            | SHR r/m32, imm8              | MI        | Valid          | Valid               | Unsigned divide r/m32 by 2, imm8 times. |
| REX.W + C1 /5 ib    | SHR r/m64, imm8              | MI        | Valid          | N.E.                | Unsigned divide r/m64 by 2, imm8 times. |

#### NOTES:

- 1. See the IA-32 Architecture Compatibility section below.
- 2. In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.
- 3. Not the same form of division as IDIV; rounding is toward negative infinity.

#### Instruction Operand Encoding

| Op/En | Operand 1        | Operand 2 | Operand 3 | Operand 4 |
|-------|------------------|-----------|-----------|-----------|
| M1    | ModRM:r/m (r, w) | 1         | N/A       | N/A       |
| MC    | ModRM:r/m (r, w) | CL        | N/A       | N/A       |
| MI    | ModRM:r/m (r, w) | imm8      | N/A       | N/A       |

## **Description**

Shifts the bits in the first operand (destination operand) to the left or right by the number of bits specified in the second operand (count operand). Bits shifted beyond the destination operand boundary are first shifted into the CF flag, then discarded. At the end of the shift operation, the CF flag contains the last bit shifted out of the destination operand.

The destination operand can be a register or a memory location. The count operand can be an immediate value or the CL register. The count is masked to 5 bits (or 6 bits if in 64-bit mode and REX.W is used). The count range is limited to 0 to 31 (or 63 if 64-bit mode and REX.W is used). A special opcode encoding is provided for a count of 1.

The shift arithmetic left (SAL) and shift logical left (SHL) instructions perform the same operation; they shift the bits in the destination operand to the left (toward more significant bit locations). For each shift count, the most significant bit of the destination operand is shifted into the CF flag, and the least significant bit is cleared (see Figure 7-7 in the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1).

The shift arithmetic right (SAR) and shift logical right (SHR) instructions shift the bits of the destination operand to the right (toward less significant bit locations). For each shift count, the least significant bit of the destination operand is shifted into the CF flag, and the most significant bit is either set or cleared depending on the instruction type. The SHR instruction clears the most significant bit (see Figure 7-8 in the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1); the SAR instruction sets or clears the most significant bit to correspond to the sign (most significant bit) of the original value in the destination operand. In effect, the SAR instruction fills the empty bit position's shifted value with the sign of the unshifted value (see Figure 7-9 in the Intel<sup>®</sup> 64 and IA-32 Architectures Software Developer's Manual, Volume 1).

The SAR and SHR instructions can be used to perform signed or unsigned division, respectively, of the destination operand by powers of 2. For example, using the SAR instruction to shift a signed integer 1 bit to the right divides the value by 2.

Using the SAR instruction to perform a division operation does not produce the same result as the IDIV instruction. The quotient from the IDIV instruction is rounded toward zero, whereas the "quotient" of the SAR instruction is rounded toward negative infinity. This difference is apparent only for negative numbers. For example, when the IDIV instruction is used to divide -9 by 4, the result is -2 with a remainder of -1. If the SAR instruction is used to shift -9 right by two bits, the result is -3 and the "remainder" is +3; however, the SAR instruction stores only the most significant bit of the remainder (in the CF flag).

The OF flag is affected only on 1-bit shifts. For left shifts, the OF flag is set to 0 if the most-significant bit of the result is the same as the CF flag (that is, the top two bits of the original operand were the same); otherwise, it is set to 1. For the SAR instruction, the OF flag is cleared for all 1-bit shifts. For the SHR instruction, the OF flag is set to the most-significant bit of the original operand.

In 64-bit mode, the instruction's default operation size is 32 bits and the mask width for CL is 5 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64-bits and sets the mask width for CL to 6 bits. See the summary chart at the beginning of this section for encoding data and limits.

### IA-32 Architecture Compatibility

The 8086 does not mask the shift count. However, all other IA-32 processors (starting with the Intel 286 processor) do mask the shift count to 5 bits, resulting in a maximum count of 31. This masking is done in all operating modes (including the virtual-8086 mode) to reduce the maximum execution time of the instructions.

#### Operation

```
IF 64-Bit Mode and using REX.W
   THEN
       countMASK := 3FH;
   ELSE
       countMASK := 1FH;
FΙ
tempCOUNT := (COUNT AND countMASK);
tempDEST := DEST;
WHILE (tempCOUNT \neq 0)
DO
   IF instruction is SAL or SHL
       THEN
            CF := MSB(DEST);
       ELSE (* Instruction is SAR or SHR *)
            CF := LSB(DEST);
   FI:
   IF instruction is SAL or SHL
       THEN
            DEST := DEST * 2;
       ELSE
            IF instruction is SAR
```

```
THEN
                      DEST := DEST / 2; (* Signed divide, rounding toward negative infinity *)
                 ELSE (* Instruction is SHR *)
                      DEST := DEST / 2; (* Unsigned divide *)
            FI;
   FI:
   tempCOUNT := tempCOUNT - 1;
OD:
(* Determine overflow for the various instructions *)
IF (COUNT and countMASK) = 1
   THEN
        IF instruction is SAL or SHL
            THEN
                 OF := MSB(DEST) XOR CF;
             ELSE
                 IF instruction is SAR
                      THEN
                           OF := 0:
                      ELSE (* Instruction is SHR *)
                           OF := MSB(tempDEST);
                 FI:
        FI;
   ELSE IF (COUNT AND countMASK) = 0
        THEN
             All flags unchanged;
        ELSE (* COUNT not 1 or 0 *)
             OF := undefined;
   FI;
FI:
```

## Flags Affected

The CF flag contains the value of the last bit shifted out of the destination operand; it is undefined for SHL and SHR instructions where the count is greater than or equal to the size (in bits) of the destination operand. The OF flag is affected only for 1-bit shifts (see "Description" above); otherwise, it is undefined. The SF, ZF, and PF flags are set according to the result. If the count is 0, the flags are not affected. For a non-zero count, the AF flag is undefined.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

# SBB—Integer Subtraction With Borrow

| Opcode           | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                     |
|------------------|-----------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------------------|
| 1C ib            | SBB AL, imm8                            | I         | Valid          | Valid               | Subtract with borrow imm8 from AL.                              |
| 1D iw            | SBB AX, imm16                           | I         | Valid          | Valid               | Subtract with borrow imm16 from AX.                             |
| 1D id            | SBB EAX, imm32                          | I         | Valid          | Valid               | Subtract with borrow imm32 from EAX.                            |
| REX.W + 1D id    | SBB RAX, imm32                          | I         | Valid          | N.E.                | Subtract with borrow sign-extended imm.32 to 64-bits from RAX.  |
| 80 /3 ib         | SBB r/m8, imm8                          | MI        | Valid          | Valid               | Subtract with borrow imm8 from r/m8.                            |
| REX + 80 /3 ib   | SBB r/m8 <sup>1</sup> , imm8            | MI        | Valid          | N.E.                | Subtract with borrow imm8 from r/m8.                            |
| 81 /3 iw         | SBB r/m16, imm16                        | MI        | Valid          | Valid               | Subtract with borrow imm16 from r/m16.                          |
| 81 /3 id         | SBB r/m32, imm32                        | MI        | Valid          | Valid               | Subtract with borrow imm32 from r/m32.                          |
| REX.W + 81 /3 id | SBB r/m64, imm32                        | MI        | Valid          | N.E.                | Subtract with borrow sign-extended imm32 to 64-bits from r/m64. |
| 83 /3 ib         | SBB r/m16, imm8                         | MI        | Valid          | Valid               | Subtract with borrow sign-extended imm8 from r/m16.             |
| 83 /3 ib         | SBB r/m32, imm8                         | MI        | Valid          | Valid               | Subtract with borrow sign-extended imm8 from r/m32.             |
| REX.W + 83 /3 ib | SBB r/m64, imm8                         | MI        | Valid          | N.E.                | Subtract with borrow sign-extended imm8 from r/m64.             |
| 18 /r            | SBB r/m8, r8                            | MR        | Valid          | Valid               | Subtract with borrow r8 from r/m8.                              |
| REX + 18 /r      | SBB r/m8 <sup>1</sup> , r8              | MR        | Valid          | N.E.                | Subtract with borrow r8 from r/m8.                              |
| 19 /г            | SBB r/m16, r16                          | MR        | Valid          | Valid               | Subtract with borrow r16 from r/m16.                            |
| 19 /г            | SBB r/m32, r32                          | MR        | Valid          | Valid               | Subtract with borrow r32 from r/m32.                            |
| REX.W + 19 /r    | SBB r/m64, r64                          | MR        | Valid          | N.E.                | Subtract with borrow r64 from r/m64.                            |
| 1A /r            | SBB r8, r/m8                            | RM        | Valid          | Valid               | Subtract with borrow r/m8 from r8.                              |
| REX + 1A /r      | SBB r8 <sup>1</sup> , r/m8 <sup>1</sup> | RM        | Valid          | N.E.                | Subtract with borrow r/m8 from r8.                              |
| 1B /r            | SBB r16, r/m16                          | RM        | Valid          | Valid               | Subtract with borrow r/m16 from r16.                            |
| 1B /r            | SBB r32, r/m32                          | RM        | Valid          | Valid               | Subtract with borrow r/m32 from r32.                            |
| REX.W + 1B /r    | SBB r64, r/m64                          | RM        | Valid          | N.E.                | Subtract with borrow r/m64 from r64.                            |

## **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| - 1   | AL/AX/EAX/RAX | imm8/16/32    | N/A       | N/A       |
| MI    | ModRM:r/m (w) | imm8/16/32    | N/A       | N/A       |
| MR    | ModRM:r/m (w) | ModRM:reg (г) | N/A       | N/A       |
| RM    | ModRM:reg (w) | ModRM:r/m (r) | N/A       | N/A       |

## **Description**

Adds the source operand (second operand) and the carry (CF) flag, and subtracts the result from the destination operand (first operand). The result of the subtraction is stored in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, a register, or a memory location.

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

(However, two memory operands cannot be used in one instruction.) The state of the CF flag represents a borrow from a previous subtraction.

When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

The SBB instruction does not distinguish between signed or unsigned operands. Instead, the processor evaluates the result for both data types and sets the OF and CF flags to indicate a borrow in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

The SBB instruction is usually executed as part of a multibyte or multiword subtraction in which a SUB instruction is followed by a SBB instruction.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

### Operation

DEST := (DEST - (SRC + CF));

## Intel C/C++ Compiler Intrinsic Equivalent

SBB extern unsigned char \_subborrow\_u8(unsigned char c\_in, unsigned char src1, unsigned char src2, unsigned char \*diff\_out); SBB extern unsigned char \_subborrow\_u16(unsigned char c\_in, unsigned short src1, unsigned short src2, unsigned short \*diff\_out); SBB extern unsigned char \_subborrow\_u32(unsigned char c\_in, unsigned int src1, unsigned char int, unsigned int \*diff\_out); SBB extern unsigned char \_subborrow\_u64(unsigned char c\_in, unsigned \_\_int64 src1, unsigned \_\_int64 src2, unsigned \_\_int64 \*diff\_out);

### Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

#### **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## SCAS/SCASB/SCASW/SCASD—Scan String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                        |
|------------|-------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------|
| AE         | SCAS m8     | ZO        | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI, then set status flags. <sup>1</sup>       |
| AF         | SCAS m16    | ZO        | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI, then set status flags. <sup>1</sup>       |
| AF         | SCAS m32    | ZO        | Valid          | Valid               | Compare EAX with doubleword at ES(E)DI or RDI then set status flags. <sup>1</sup>  |
| REX.W + AF | SCAS m64    | ZO        | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.                     |
| AE         | SCASB       | ZO        | Valid          | Valid               | Compare AL with byte at ES:(E)DI or RDI then set status flags. <sup>1</sup>        |
| AF         | SCASW       | ZO        | Valid          | Valid               | Compare AX with word at ES:(E)DI or RDI then set status flags. <sup>1</sup>        |
| AF         | SCASD       | ZO        | Valid          | Valid               | Compare EAX with doubleword at ES:(E)DI or RDI then set status flags. <sup>1</sup> |
| REX.W + AF | SCASQ       | ZO        | Valid          | N.E.                | Compare RAX with quadword at RDI or EDI then set status flags.                     |

#### **NOTES:**

## Instruction Operand Encoding

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

#### Description

In non-64-bit modes and in default 64-bit mode: this instruction compares a byte, word, doubleword or quadword specified using a memory operand with the value in AL, AX, or EAX. It then sets status flags in EFLAGS recording the results. The memory operand address is read from ES:(E)DI register (depending on the address-size attribute of the instruction and the current operational mode). Note that ES cannot be overridden with a segment override prefix.

At the assembly-code level, two forms of this instruction are allowed. The explicit-operand form and the no-operands form. The explicit-operand form (specified using the SCAS mnemonic) allows a memory operand to be specified explicitly. The memory operand must be a symbol that indicates the size and location of the operand value. The register operand is then automatically selected to match the size of the memory operand (AL register for byte comparisons, AX for word comparisons, EAX for doubleword comparisons). The explicit-operand form is provided to allow documentation. Note that the documentation provided by this form can be misleading. That is, the memory operand symbol must specify the correct type (size) of the operand (byte, word, or doubleword) but it does not have to specify the correct location. The location is always specified by ES:(E)DI.

The no-operands form of the instruction uses a short form of SCAS. Again, ES:(E)DI is assumed to be the memory operand and AL, AX, or EAX is assumed to be the register operand. The size of operands is selected by the mnemonic: SCASB (byte comparison), SCASW (word comparison), or SCASD (doubleword comparison).

After the comparison, the (E)DI register is incremented or decremented automatically according to the setting of the DF flag in the EFLAGS register. If the DF flag is 0, the (E)DI register is incremented; if the DF flag is 1, the (E)DI register is decremented. The register is incremented or decremented by 1 for byte operations, by 2 for word operations, and by 4 for doubleword operations.

<sup>1.</sup> In 64-bit mode, only 64-bit (RDI) and 32-bit (EDI) address sizes are supported. In non-64-bit mode, only 32-bit (EDI) and 16-bit (DI) address sizes are supported.

SCAS, SCASW, SCASW, SCASD, and SCASQ can be preceded by the REP prefix for block comparisons of ECX bytes, words, doublewords, or quadwords. Often, however, these instructions will be used in a LOOP construct that takes some action based on the setting of status flags. See "REP/REPE/REPZ/REPNE/REPNZ—Repeat String Operation Prefix" in this chapter for a description of the REP prefix.

In 64-bit mode, the instruction's default address size is 64-bits, 32-bit address size is supported using the prefix 67H. Using a REX prefix in the form of REX.W promotes operation on doubleword operand to 64 bits. The 64-bit no-operand mnemonic is SCASQ. Address of the memory operand is specified in either RDI or EDI, and AL/AX/EAX/RAX may be used as the register operand. After a comparison, the destination register is incremented or decremented by the current operand size (depending on the value of the DF flag). See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
Non-64-bit Mode:
IF (Byte comparison)
   THEN
        temp := AL - SRC;
        SetStatusFlags(temp):
             THEN IF DF = 0
                  THEN (E)DI := (E)DI + 1;
                  ELSE (E)DI := (E)DI - 1; FI;
   ELSE IF (Word comparison)
        THEN
             temp := AX - SRC;
             SetStatusFlags(temp);
             IF DF = 0
                  THEN (E)DI := (E)DI + 2;
                  ELSE (E)DI := (E)DI - 2; FI;
        FI:
   ELSE IF (Doubleword comparison)
        THEN
             temp := EAX - SRC;
             SetStatusFlags(temp);
             IF DF = 0
                  THEN (E)DI := (E)DI + 4;
                  ELSE (E)DI := (E)DI - 4; FI;
        FI:
FI;
64-bit Mode:
IF (Byte comparison)
   THEN
        temp := AL - SRC;
        SetStatusFlags(temp);
             THEN IF DF = 0
                  THEN (R|E)DI := (R|E)DI + 1;
                 ELSE (RIE)DI := (RIE)DI - 1; FI;
   ELSE IF (Word comparison)
        THEN
             temp := AX - SRC;
             SetStatusFlags(temp):
             IF DF = 0
                  THEN (R|E)DI := (R|E)DI + 2;
                  ELSE (RIE)DI := (RIE)DI - 2; FI;
        FI:
```

```
ELSE IF (Doubleword comparison)
        THEN
             temp := EAX - SRC;
             SetStatusFlags(temp);
             IF DF = 0
                 THEN (R|E)DI := (R|E)DI + 4;
                 ELSE (RIE)DI := (RIE)DI - 4; FI;
        FI:
   ELSE IF (Quadword comparison using REX.W)
        THEN
             temp := RAX - SRC;
             SetStatusFlags(temp);
             IF DF = 0
                 THEN (R|E)DI := (R|E)DI + 8;
                 ELSE (R|E)DI := (R|E)DI - 8;
             FI;
   FI;
FI;
```

## Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the temporary result of the comparison.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the limit of the ES segment.

If the ES register contains a NULL segment selector.

If an illegal memory operand effective address in the ES segment is given.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used.

#### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

#### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

## STOS/STOSB/STOSW/STOSD/STOSQ—Store String

| Opcode     | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                                      |
|------------|-------------|-----------|----------------|---------------------|--------------------------------------------------------------------------------------------------|
| AA         | STOS m8     | ZO        | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI; For 64-bit mode store AL at address RDI or EDI.   |
| AB         | STOS m16    | ZO        | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI; For 64-bit mode store AX at address RDI or EDI.   |
| AB         | STOS m32    | ZO        | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI. |
| REX.W + AB | STOS m64    | ZO        | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                 |
| AA         | STOSB       | ZO        | Valid          | Valid               | For legacy mode, store AL at address ES:(E)DI; For 64-bit mode store AL at address RDI or EDI.   |
| AB         | STOSW       | ZO        | Valid          | Valid               | For legacy mode, store AX at address ES:(E)DI; For 64-bit mode store AX at address RDI or EDI.   |
| AB         | STOSD       | ZO        | Valid          | Valid               | For legacy mode, store EAX at address ES:(E)DI; For 64-bit mode store EAX at address RDI or EDI. |
| REX.W + AB | STOSQ       | ZO        | Valid          | N.E.                | Store RAX at address RDI or EDI.                                                                 |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

## **Description**

In non-64-bit and default 64-bit mode; stores a byte, word, or doubleword from the AL, AX, or EAX register (respectively) into the destination operand. The destination operand is a memory location, the address of which is read from either the ES:EDI or ES:DI register (depending on the address-size attribute of the instruction and the mode of operation). The ES segment cannot be overridden with a segment override prefix.

At the assembly-code level, two forms of the instruction are allowed: the "explicit-operands" form and the "no-operands" form. The explicit-operands form (specified with the STOS mnemonic) allows the destination operand to be specified explicitly. Here, the destination operand should be a symbol that indicates the size and location of the destination value. The source operand is then automatically selected to match the size of the destination operand (the AL register for byte operands, AX for word operands, EAX for doubleword operands). The explicit-operands form is provided to allow documentation; however, note that the documentation provided by this form can be misleading. That is, the destination operand symbol must specify the correct **type** (size) of the operand (byte, word, or doubleword), but it does not have to specify the correct **location**. The location is always specified by the ES:(E)DI register. These must be loaded correctly before the store string instruction is executed.

The no-operands form provides "short forms" of the byte, word, doubleword, and quadword versions of the STOS instructions. Here also ES:(E)DI is assumed to be the destination operand and AL, AX, or EAX is assumed to be the source operand. The size of the destination and source operands is selected by the mnemonic: STOSB (byte read from register AL), STOSW (word from AX), STOSD (doubleword from EAX).

After the byte, word, or doubleword is transferred from the register to the memory location, the (E)DI register is incremented or decremented according to the setting of the DF flag in the EFLAGS register. If the DF flag is 0, the register is incremented; if the DF flag is 1, the register is decremented (the register is incremented or decremented by 1 for byte operations, by 2 for word operations, by 4 for doubleword operations).

## **NOTE**

To improve performance, more recent processors support modifications to the processor's operation during the string store operations initiated with STOS and STOSB. See Section 7.3.9.3 in the Intel $^{\circledR}$  64 and IA-32 Architectures Software Developer's Manual, Volume 1, for additional information on fast-string operation.

In 64-bit mode, the default address size is 64 bits, 32-bit address size is supported using the prefix 67H. Using a REX prefix in the form of REX.W promotes operation on doubleword operand to 64 bits. The promoted no-operand mnemonic is STOSQ. STOSQ (and its explicit operands variant) store a quadword from the RAX register into the destination addressed by RDI or EDI. See the summary chart at the beginning of this section for encoding data and limits.

The STOS, STOSB, STOSW, STOSD, STOSQ instructions can be preceded by the REP prefix for block stores of ECX bytes, words, or doublewords. More often, however, these instructions are used within a LOOP construct because data needs to be moved into the AL, AX, or EAX register before it can be stored. See "REP/REPE/REPZ /REPNE/REPNZ—Repeat String Operation Prefix" in this chapter for a description of the REP prefix.

## Operation

```
Non-64-bit Mode:
IF (Byte store)
   THEN
        DEST := AL;
             THEN IF DF = 0
                  THEN (E)DI := (E)DI + 1;
                  ELSE (E)DI := (E)DI - 1;
             FI;
   ELSE IF (Word store)
        THEN
             DEST := AX;
                  THEN IF DF = 0
                       THEN (E)DI := (E)DI + 2;
                       ELSE (E)DI := (E)DI - 2;
                  FI;
        FI:
   ELSE IF (Doubleword store)
        THEN
             DEST := EAX;
                  THEN IF DF = 0
                       THEN (E)DI := (E)DI + 4;
                       ELSE (E)DI := (E)DI - 4;
                  FI;
        FI;
FI;
64-bit Mode:
IF (Byte store)
   THEN
        DEST := AL;
             THEN IF DF = 0
                  THEN (R|E)DI := (R|E)DI + 1;
                  ELSE (RIE)DI := (RIE)DI - 1;
             FI;
   ELSE IF (Word store)
        THEN
             DEST := AX;
                  THEN IF DF = 0
                       THEN (R|E)DI := (R|E)DI + 2;
                       ELSE (R|E)DI := (R|E)DI - 2;
                  FI;
        FI;
   ELSE IF (Doubleword store)
```

```
THEN
             DEST := EAX:
                  THEN IF DF = 0
                       THEN (R|E)DI := (R|E)DI + 4;
                       ELSE (R|E)DI := (R|E)DI - 4;
                  FI:
        FI;
   ELSE IF (Quadword store using REX.W)
        THEN
             DEST := RAX;
                  THEN IF DF = 0
                       THEN (RIE)DI := (RIE)DI + 8;
                       ELSE (RIE)DI := (RIE)DI - 8;
                  FI;
        FI:
FI;
```

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the limit of the ES segment.

If the ES register contains a NULL segment selector.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the ES segment limit.

#UD If the LOCK prefix is used.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the ES segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

#UD If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **SUB—Subtract**

| Opcode           | Instruction                             | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                         |
|------------------|-----------------------------------------|-----------|----------------|---------------------|-----------------------------------------------------|
| 2C ib            | SUB AL, imm8                            | I         | Valid          | Valid               | Subtract imm8 from AL.                              |
| 2D iw            | SUB AX, imm16                           | I         | Valid          | Valid               | Subtract imm16 from AX.                             |
| 2D id            | SUB EAX, imm32                          | I         | Valid          | Valid               | Subtract imm32 from EAX.                            |
| REX.W + 2D id    | SUB RAX, imm32                          | I         | Valid          | N.E.                | Subtract imm32 sign-extended to 64-bits from RAX.   |
| 80 /5 ib         | SUB r/m8, imm8                          | MI        | Valid          | Valid               | Subtract imm8 from r/m8.                            |
| REX + 80 /5 ib   | SUB r/m8 <sup>1</sup> , imm8            | MI        | Valid          | N.E.                | Subtract imm8 from r/m8.                            |
| 81 /5 iw         | SUB r/m16, imm16                        | MI        | Valid          | Valid               | Subtract imm16 from r/m16.                          |
| 81 /5 id         | SUB r/m32, imm32                        | MI        | Valid          | Valid               | Subtract imm32 from r/m32.                          |
| REX.W + 81 /5 id | SUB r/m64, imm32                        | MI        | Valid          | N.E.                | Subtract imm32 sign-extended to 64-bits from r/m64. |
| 83 /5 ib         | SUB r/m16, imm8                         | MI        | Valid          | Valid               | Subtract sign-extended imm8 from r/m16.             |
| 83 /5 ib         | SUB r/m32, imm8                         | MI        | Valid          | Valid               | Subtract sign-extended imm8 from r/m32.             |
| REX.W + 83 /5 ib | SUB r/m64, imm8                         | MI        | Valid          | N.E.                | Subtract sign-extended imm8 from r/m64.             |
| 28 /r            | SUB r/m8, r8                            | MR        | Valid          | Valid               | Subtract r8 from r/m8.                              |
| REX + 28 /r      | SUB r/m8 <sup>1</sup> , r8 <sup>1</sup> | MR        | Valid          | N.E.                | Subtract r8 from r/m8.                              |
| 29 /r            | SUB r/m16, r16                          | MR        | Valid          | Valid               | Subtract r16 from r/m16.                            |
| 29 /r            | SUB r/m32, r32                          | MR        | Valid          | Valid               | Subtract r32 from r/m32.                            |
| REX.W + 29 /r    | SUB r/m64, r64                          | MR        | Valid          | N.E.                | Subtract r64 from r/m64.                            |
| 2A /r            | SUB r8, r/m8                            | RM        | Valid          | Valid               | Subtract r/m8 from r8.                              |
| REX + 2A /r      | SUB r8 <sup>1</sup> , r/m8 <sup>1</sup> | RM        | Valid          | N.E.                | Subtract r/m8 from r8.                              |
| 2B /r            | SUB r16, r/m16                          | RM        | Valid          | Valid               | Subtract r/m16 from r16.                            |
| 2B /r            | SUB r32, r/m32                          | RM        | Valid          | Valid               | Subtract r/m32 from r32.                            |
| REX.W + 2B /r    | SUB r64, r/m64                          | RM        | Valid          | N.E.                | Subtract r/m64 from r64.                            |

### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1        | Operand 2     | Operand 3 | Operand 4 |
|-------|------------------|---------------|-----------|-----------|
| I     | AL/AX/EAX/RAX    | imm8/16/32    | N/A       | N/A       |
| MI    | ModRM:r/m (r, w) | imm8/16/32    | N/A       | N/A       |
| MR    | ModRM:r/m (r, w) | ModRM:reg (r) | N/A       | N/A       |
| RM    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A       | N/A       |

## **Description**

Subtracts the second operand (source operand) from the first operand (destination operand) and stores the result in the destination operand. The destination operand can be a register or a memory location; the source operand can be an immediate, register, or memory location. (However, two memory operands cannot be used in one instruction.) When an immediate value is used as an operand, it is sign-extended to the length of the destination operand format.

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

The SUB instruction performs integer subtraction. It evaluates the result for both signed and unsigned integer operands and sets the OF and CF flags to indicate an overflow in the signed or unsigned result, respectively. The SF flag indicates the sign of the signed result.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

#### Operation

DEST := (DEST - SRC);

## Flags Affected

The OF, SF, ZF, AF, PF, and CF flags are set according to the result.

## **Protected Mode Exceptions**

#GP(0) If the destination is located in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Real-Address Mode Exceptions

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

## SYSCALL—Fast System Call

| Opcode | Instruction | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                       |
|--------|-------------|-----------|----------------|---------------------|---------------------------------------------------|
| 0F 05  | SYSCALL     | ZO        | Valid          | Invalid             | Fast call to privilege level 0 system procedures. |

## **Instruction Operand Encoding**

| Op/En | Operand 1 | Operand 2 | Operand 3 | Operand 4 |
|-------|-----------|-----------|-----------|-----------|
| ZO    | N/A       | N/A       | N/A       | N/A       |

## **Description**

SYSCALL invokes an OS system-call handler at privilege level 0. It does so by loading RIP from the IA32\_LSTAR MSR (after saving the address of the instruction following SYSCALL into RCX). (The WRMSR instruction ensures that the IA32\_LSTAR MSR always contain a canonical address.)

SYSCALL also saves RFLAGS into R11 and then masks RFLAGS using the IA32\_FMASK MSR (MSR address C0000084H); specifically, the processor clears in RFLAGS every bit corresponding to a bit that is set in the IA32\_FMASK MSR.

SYSCALL loads the CS and SS selectors with values derived from bits 47:32 of the IA32\_STAR MSR. However, the CS and SS descriptor caches are **not** loaded from the descriptors (in GDT or LDT) referenced by those selectors. Instead, the descriptor caches are loaded with fixed values. See the Operation section for details. It is the responsibility of OS software to ensure that the descriptors (in GDT or LDT) referenced by those selector values correspond to the fixed values loaded into the descriptor caches; the SYSCALL instruction does not ensure this correspondence.

The SYSCALL instruction does not save the stack pointer (RSP). If the OS system-call handler will change the stack pointer, it is the responsibility of software to save the previous value of the stack pointer. This might be done prior to executing SYSCALL, with software restoring the stack pointer with the instruction following SYSCALL (which will be executed after SYSRET). Alternatively, the OS system-call handler may save the stack pointer and restore it before executing SYSRET.

When shadow stacks are enabled at a privilege level where the SYSCALL instruction is invoked, the SSP is saved to the IA32\_PL3\_SSP MSR. If shadow stacks are enabled at privilege level 0, the SSP is loaded with 0. Refer to Chapter 6, "Procedure Calls, Interrupts, and Exceptions," and Chapter 17, "Control-flow Enforcement Technology (CET)," in the Intel® 64 and IA-32 Architectures Software Developer's Manual, Volume 1, for additional CET details.

**Instruction ordering.** Instructions following a SYSCALL may be fetched from memory before earlier instructions complete execution, but they will not execute (even speculatively) until all instructions prior to the SYSCALL have completed execution (the later instructions may execute before data stored by the earlier instructions have become globally visible).

## Operation

```
IF (CS.L \neq 1) or (IA32_EFER.LMA \neq 1) or (IA32_EFER.SCE \neq 1)
(* Not in 64-Bit Mode or SYSCALL/SYSRET not enabled in IA32 EFER *)
   THEN #UD:
FI:
RCX := RIP:
                                         (* Will contain address of next instruction *)
RIP:= IA32 LSTAR;
R11 := RFLAGS:
RFLAGS := RFLAGS AND NOT(IA32 FMASK);
CS.Selector := IA32_STAR[47:32] AND FFFCH (* Operating system provides CS; RPL forced to 0 *)
(* Set rest of CS to a fixed value *)
CS.Base := 0:
                                             (* Flat seament *)
CS.Limit := FFFFFH:
                                             (* With 4-KByte granularity, implies a 4-GByte limit *)
CS.Type := 11;
                                             (* Execute/read code, accessed *)
```

```
CS.S := 1;
CS.DPL := 0;
CS.P := 1;
CS.L := 1;
                                              (* Entry is to 64-bit mode *)
CS.D := 0;
                                              (* Required if CS.L = 1 *)
CS.G := 1;
                                              (* 4-KByte granularity *)
IF ShadowStackEnabled(CPL)
   THEN (* adjust so bits 63:N get the value of bit N-1, where N is the CPU's maximum linear-address width *)
        IA32_PL3_SSP := LA_adjust(SSP);
                           (* With shadow stacks enabled the system call is supported from Ring 3 to Ring 0 *)
                           (* OS supporting Ring O to Ring O system calls or Ring 1/2 to ring O system call *)
                           (* Must preserve the contents of IA32 PL3 SSP to avoid losing ring 3 state *)
FI;
CPL := 0;
IF ShadowStackEnabled(CPL)
   SSP := 0;
FI;
IF EndbranchEnabled(CPL)
   IA32_S_CET.TRACKER = WAIT_FOR_ENDBRANCH
   IA32 S CET.SUPPRESS = 0
FI:
SS.Selector := IA32 STAR[47:32] + 8;
                                              (* SS just above CS *)
(* Set rest of SS to a fixed value *)
SS.Base := 0:
                                              (* Flat segment *)
SS.Limit := FFFFFH;
                                              (* With 4-KByte granularity, implies a 4-GByte limit *)
SS.Type := 3;
                                              (* Read/write data, accessed *)
SS.S := 1;
SS.DPL := 0;
SS.P := 1;
SS.B := 1;
                                              (* 32-bit stack segment *)
SS.G := 1;
                                              (* 4-KByte granularity *)
```

### Flags Affected

All.

## **Protected Mode Exceptions**

**#UD** The SYSCALL instruction is not recognized in protected mode.

## **Real-Address Mode Exceptions**

#UD The SYSCALL instruction is not recognized in real-address mode.

## Virtual-8086 Mode Exceptions

#UD The SYSCALL instruction is not recognized in virtual-8086 mode.

## **Compatibility Mode Exceptions**

**#UD** The SYSCALL instruction is not recognized in compatibility mode.

# **64-Bit Mode Exceptions**

#UD If IA32\_EFER.SCE = 0.

If the LOCK prefix is used.

# **TEST—Logical Compare**

| Opcode           | Instruction                              | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                                                        |
|------------------|------------------------------------------|-----------|----------------|---------------------|------------------------------------------------------------------------------------|
| A8 ib            | TEST AL, imm8                            | I         | Valid          | Valid               | AND imm8 with AL; set SF, ZF, PF according to result.                              |
| A9 iw            | TEST AX, imm16                           | I         | Valid          | Valid               | AND imm16 with AX; set SF, ZF, PF according to result.                             |
| A9 id            | TEST EAX, imm32                          | Į         | Valid          | Valid               | AND imm32 with EAX; set SF, ZF, PF according to result.                            |
| REX.W + A9 id    | TEST RAX, imm32                          | I         | Valid          | N.E.                | AND imm32 sign-extended to 64-bits with RAX; set SF, ZF, PF according to result.   |
| F6 /0 ib         | TEST r/m8, imm8                          | MI        | Valid          | Valid               | AND imm8 with r/m8; set SF, ZF, PF according to result.                            |
| REX + F6 /0 ib   | TEST r/m8 <sup>1</sup> , imm8            | MI        | Valid          | N.E.                | AND imm8 with r/m8; set SF, ZF, PF according to result.                            |
| F7 /0 iw         | TEST r/m16, imm16                        | MI        | Valid          | Valid               | AND imm16 with r/m16; set SF, ZF, PF according to result.                          |
| F7 /0 id         | TEST r/m32, imm32                        | MI        | Valid          | Valid               | AND imm32 with r/m32; set SF, ZF, PF according to result.                          |
| REX.W + F7 /0 id | TEST r/m64, imm32                        | MI        | Valid          | N.E.                | AND imm32 sign-extended to 64-bits with r/m64; set SF, ZF, PF according to result. |
| 84 /г            | TEST r/m8, r8                            | MR        | Valid          | Valid               | AND r8 with r/m8; set SF, ZF, PF according to result.                              |
| REX + 84 /r      | TEST r/m8 <sup>1</sup> , r8 <sup>1</sup> | MR        | Valid          | N.E.                | AND r8 with r/m8; set SF, ZF, PF according to result.                              |
| 85 /r            | TEST r/m16, r16                          | MR        | Valid          | Valid               | AND r16 with r/m16; set SF, ZF, PF according to result.                            |
| 85 /г            | TEST r/m32, r32                          | MR        | Valid          | Valid               | AND r32 with r/m32; set SF, ZF, PF according to result.                            |
| REX.W + 85 /r    | TEST r/m64, r64                          | MR        | Valid          | N.E.                | AND r64 with r/m64; set SF, ZF, PF according to result.                            |

#### **NOTES:**

## **Instruction Operand Encoding**

| Op/En | Operand 1     | Operand 2     | Operand 3 | Operand 4 |
|-------|---------------|---------------|-----------|-----------|
| I     | AL/AX/EAX/RAX | imm8/16/32    | N/A       | N/A       |
| MI    | ModRM:r/m (r) | imm8/16/32    | N/A       | N/A       |
| MR    | ModRM:r/m (r) | ModRM:reg (г) | N/A       | N/A       |

## **Description**

Computes the bit-wise logical AND of first operand (source 1 operand) and the second operand (source 2 operand) and sets the SF, ZF, and PF status flags according to the result. The result is then discarded.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

```
TEMP := SRC1 AND SRC2;
SF := MSB(TEMP);

IF TEMP = 0
    THEN ZF := 1;
    ELSE ZF := 0;

FI:

PF := BitwiseXNOR(TEMP[0:7]);
```

<sup>1.</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

CF := 0; OF := 0:

(\* AF is undefined \*)

## Flags Affected

The OF and CF flags are set to 0. The SF, ZF, and PF flags are set according to the result (see the "Operation" section above). The state of the AF flag is undefined.

### **Protected Mode Exceptions**

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

**#UD** If the LOCK prefix is used.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used.

## **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

### **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used.

## XCHG—Exchange Register/Memory With Register

| Opcode        | Instruction     | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                                      |
|---------------|-----------------|-----------|----------------|---------------------|--------------------------------------------------|
| 90+rw         | XCHG AX, r16    | 0         | Valid          | Valid               | Exchange r16 with AX.                            |
| 90+rw         | XCHG r16, AX    | 0         | Valid          | Valid               | Exchange AX with r16.                            |
| 90+rd         | XCHG EAX, r32   | 0         | Valid          | Valid               | Exchange r32 with EAX.                           |
| REX.W + 90+rd | XCHG RAX, r64   | 0         | Valid          | N.E.                | Exchange r64 with RAX.                           |
| 90+rd         | XCHG r32, EAX   | 0         | Valid          | Valid               | Exchange EAX with r32.                           |
| REX.W + 90+rd | XCHG r64, RAX   | 0         | Valid          | N.E.                | Exchange RAX with r64.                           |
| 86 /r         | XCHG r/m8, r8   | MR        | Valid          | Valid               | Exchange r8 (byte register) with byte from r/m8. |
| REX + 86 /r   | XCHG r/m8*, r8* | MR        | Valid          | N.E.                | Exchange r8 (byte register) with byte from r/m8. |
| 86 /r         | XCHG r8, r/m8   | RM        | Valid          | Valid               | Exchange byte from r/m8 with r8 (byte register). |
| REX + 86 /r   | XCHG r8*, r/m8* | RM        | Valid          | N.E.                | Exchange byte from r/m8 with r8 (byte register). |
| 87 /r         | XCHG r/m16, r16 | MR        | Valid          | Valid               | Exchange r16 with word from r/m16.               |
| 87 /r         | XCHG r16, r/m16 | RM        | Valid          | Valid               | Exchange word from r/m16 with r16.               |
| 87 /r         | XCHG r/m32, r32 | MR        | Valid          | Valid               | Exchange r32 with doubleword from r/m32.         |
| REX.W + 87 /r | XCHG r/m64, r64 | MR        | Valid          | N.E.                | Exchange r64 with quadword from r/m64.           |
| 87 /r         | XCHG r32, r/m32 | RM        | Valid          | Valid               | Exchange doubleword from r/m32 with r32.         |
| REX.W + 87 /r | XCHG r64, r/m64 | RM        | Valid          | N.E.                | Exchange quadword from r/m64 with r64.           |

#### NOTES:

#### Instruction Operand Encoding

|       |                    | ·                  |           | •         |
|-------|--------------------|--------------------|-----------|-----------|
| Op/En | Operand 1          | Operand 2          | Operand 3 | Operand 4 |
| 0     | AX/EAX/RAX (r, w)  | opcode + rd (r, w) | N/A       | N/A       |
| 0     | opcode + rd (r, w) | AX/EAX/RAX (r, w)  | N/A       | N/A       |
| MR    | ModRM:r/m (r, w)   | ModRM:reg (r)      | N/A       | N/A       |
| RM    | ModRM:reg (w)      | ModRM:r/m (r)      | N/A       | N/A       |

## Description

Exchanges the contents of the destination (first) and source (second) operands. The operands can be two general-purpose registers or a register and a memory location. If a memory operand is referenced, the processor's locking protocol is automatically implemented for the duration of the exchange operation, regardless of the presence or absence of the LOCK prefix or of the value of the IOPL. (See the LOCK prefix description in this chapter for more information on the locking protocol.)

This instruction is useful for implementing semaphores or similar data structures for process synchronization. (See "Bus Locking" in Chapter 9 of the Intel $^{\textcircled{R}}$  64 and IA-32 Architectures Software Developer's Manual, Volume 3A, for more information on bus locking.)

The XCHG instruction can also be used instead of the BSWAP instruction for 16-bit operands.

In 64-bit mode, the instruction's default operation size is 32 bits. Using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

#### **NOTE**

XCHG (E)AX, (E)AX (encoded instruction byte is 90H) is an alias for NOP regardless of data size prefixes, including REX.W.

#### Operation

TEMP := DEST; DEST := SRC; SRC := TEMP;

## Flags Affected

None.

## **Protected Mode Exceptions**

#GP(0) If either operand is in a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

## **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit.

#UD If the LOCK prefix is used but the destination is not a memory operand.

### Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

#### **Compatibility Mode Exceptions**

Same exceptions as in protected mode.

## **64-Bit Mode Exceptions**

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.

# **XOR—Logical Exclusive OR**

| Opcode           | Instruction      | Op/<br>En | 64-Bit<br>Mode | Compat/<br>Leg Mode | Description                      |  |
|------------------|------------------|-----------|----------------|---------------------|----------------------------------|--|
| 34 ib            | XOR AL, imm8     | I         | Valid          | Valid               | AL XOR imm8.                     |  |
| 35 iw            | XOR AX, imm16    | I         | Valid          | Valid               | AX XOR imm16.                    |  |
| 35 id            | XOR EAX, imm32   | I         | Valid          | Valid               | EAX XOR imm32.                   |  |
| REX.W + 35 id    | XOR RAX, imm32   | I         | Valid          | N.E.                | RAX XOR imm32 (sign-extended).   |  |
| 80 /6 ib         | XOR r/m8, imm8   | MI        | Valid          | Valid               | r/m8 XOR imm8.                   |  |
| REX + 80 /6 ib   | XOR r/m8*, imm8  | MI        | Valid          | N.E.                | r/m8 XOR imm8.                   |  |
| 81 /6 iw         | XOR r/m16, imm16 | MI        | Valid          | Valid               | r/m16 XOR imm16.                 |  |
| 81 /6 id         | XOR r/m32, imm32 | MI        | Valid          | Valid               | r/m32 XOR imm32.                 |  |
| REX.W + 81 /6 id | XOR r/m64, imm32 | MI        | Valid          | N.E.                | r/m64 XOR imm32 (sign-extended). |  |
| 83 /6 ib         | XOR r/m16, imm8  | MI        | Valid          | Valid               | r/m16 XOR imm8 (sign-extended).  |  |
| 83 /6 ib         | XOR r/m32, imm8  | MI        | Valid          | Valid               | r/m32 XOR imm8 (sign-extended).  |  |
| REX.W + 83 /6 ib | XOR r/m64, imm8  | MI        | Valid          | N.E.                | r/m64 XOR imm8 (sign-extended).  |  |
| 30 /r            | XOR r/m8, r8     | MR        | Valid          | Valid               | r/m8 XOR r8.                     |  |
| REX + 30 /r      | XOR r/m8*, r8*   | MR        | Valid          | N.E.                | r/m8 XOR r8.                     |  |
| 31 /r            | XOR r/m16, r16   | MR        | Valid          | Valid               | r/m16 XOR r16.                   |  |
| 31 /r            | XOR r/m32, r32   | MR        | Valid          | Valid               | r/m32 XOR r32.                   |  |
| REX.W + 31 /r    | XOR r/m64, r64   | MR        | Valid          | N.E.                | г/m64 XOR г64.                   |  |
| 32 /r            | XOR r8, r/m8     | RM        | Valid          | Valid               | r8 XOR r/m8.                     |  |
| REX + 32 /r      | XOR r8*, r/m8*   | RM        | Valid          | N.E.                | r8 XOR r/m8.                     |  |
| 33 /r            | XOR r16, r/m16   | RM        | Valid          | Valid               | r16 XOR r/m16.                   |  |
| 33 /г            | XOR r32, r/m32   | RM        | Valid          | Valid               | r32 XOR r/m32.                   |  |
| REX.W + 33 /r    | XOR r64, r/m64   | RM        | Valid          | N.E.                | г64 XOR г/m64.                   |  |

#### NOTES:

## **Instruction Operand Encoding**

| · · · · · · · · · · · · · · · · · · · |                  |               |           |           |  |  |  |
|---------------------------------------|------------------|---------------|-----------|-----------|--|--|--|
| Op/En                                 | Operand 1        | Operand 2     | Operand 3 | Operand 4 |  |  |  |
| I                                     | AL/AX/EAX/RAX    | imm8/16/32    | N/A       | N/A       |  |  |  |
| MI                                    | ModRM:r/m (r, w) | imm8/16/32    | N/A       | N/A       |  |  |  |
| MR                                    | ModRM:r/m (r, w) | ModRM:reg (г) | N/A       | N/A       |  |  |  |
| RM                                    | ModRM:reg (r, w) | ModRM:r/m (r) | N/A       | N/A       |  |  |  |

## Description

Performs a bitwise exclusive OR (XOR) operation on the destination (first) and source (second) operands and stores the result in the destination operand location. The source operand can be an immediate, a register, or a memory location; the destination operand can be a register or a memory location. (However, two memory operands cannot be used in one instruction.) Each bit of the result is 1 if the corresponding bits of the operands are different; each bit is 0 if the corresponding bits are the same.

This instruction can be used with a LOCK prefix to allow the instruction to be executed atomically.

<sup>\*</sup> In 64-bit mode, r/m8 can not be encoded to access the following byte registers if a REX prefix is used: AH, BH, CH, DH.

In 64-bit mode, using a REX prefix in the form of REX.R permits access to additional registers (R8-R15). Using a REX prefix in the form of REX.W promotes operation to 64 bits. See the summary chart at the beginning of this section for encoding data and limits.

## Operation

DEST := DEST XOR SRC;

### Flags Affected

The OF and CF flags are cleared; the SF, ZF, and PF flags are set according to the result. The state of the AF flag is undefined.

## **Protected Mode Exceptions**

#GP(0) If the destination operand points to a non-writable segment.

If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

If the DS, ES, FS, or GS register contains a NULL segment selector.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### **Real-Address Mode Exceptions**

#GP If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS If a memory operand effective address is outside the SS segment limit. #UD If the LOCK prefix is used but the destination is not a memory operand.

## Virtual-8086 Mode Exceptions

#GP(0) If a memory operand effective address is outside the CS, DS, ES, FS, or GS segment limit.

#SS(0) If a memory operand effective address is outside the SS segment limit.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made.

**#UD** If the LOCK prefix is used but the destination is not a memory operand.

### Compatibility Mode Exceptions

Same exceptions as in protected mode.

#### 64-Bit Mode Exceptions

#SS(0) If a memory address referencing the SS segment is in a non-canonical form.

#GP(0) If the memory address is in a non-canonical form.

#PF(fault-code) If a page fault occurs.

#AC(0) If alignment checking is enabled and an unaligned memory reference is made while the

current privilege level is 3.

#UD If the LOCK prefix is used but the destination is not a memory operand.