# (a)

Baseline performance = 36 cycles per loop iteration

# (b)

dependency:

- I1 depends on I0 (register f2).
- 12 is independent.
- 13 depends on 12 (register f4).
- 14 depends on 11 (register f8) and 13 (register f10).
- 15 depends on 14 (register f4).
- 16, 17, and 18 are independent.
- 19 depends on 18 (register x20).

| Instruction | IF/IS | FU Start | WB |
|-------------|-------|----------|----|
| 10          | 0     | 1        | 5  |
| I1          | 0     | 5        | 15 |
| 12          | 0     | 6        | 9  |
| 13          | 0     | 10       | 13 |
| 14          | 0     | 14       | 16 |
| 15          | 0     | 17       | 18 |
| 16          | 0     | 18       | 19 |
| 17          | 0     | 19       | 20 |
| 18          | 0     | 20       | 21 |
| 19          | 0     | 21       | 22 |

(c)

| Instruction | Cycle Issued | Cycle FU Start | Cycle WB |
|-------------|--------------|----------------|----------|
| 10          | 0            | 1              | 5        |
| <b>I</b> 1  | 0            | 1              | 11       |
| 12          | 1            | 2              | 5        |
| 13          | 1            | 2              | 4        |
| 14          | 2            | 3              | 5        |
| 15          | 3            | 4              | 5        |
| 16          | 3            | 4              | 4        |
| 17          | 4            | 5              | 5        |
| 18          | 4            | 5              | 6        |
| 19          | 5            | 6              | 7        |

#### (1) What is VLIW

VLIW, which is abbreviation of Very Long Instruction Word, is a computer architecture technique that allows multiple instructions to be issued and executed in parallel within a single clock cycle. It relies on the compiler to perform instruction scheduling and dependency analysis, rather than having complex hardware handle these tasks dynamically.

### (2) How to solve RAW and WAR

It relies on compiler to schedule the instruction so that no RAW and WAR hazard would happens in one instruction sequence.

### (3) Adavantages and Disadvantages

Adavantages: Reduce complexity of hardware design, The execution order is more predictable Disadvantages: It highly depend on compiler, bigger Instruction size can leads to bigger binary size

3

(a)

| Cycle | lw x3,0(x0) | lw x1,0(x3) | addi x1,x1,1 | sub x4,x3,x2 | sw x1,0(x3) | bnz x4,Loop |
|-------|-------------|-------------|--------------|--------------|-------------|-------------|
| 1     | F           |             |              |              |             |             |
| 2     | D           | F           |              |              |             |             |
| 3     | E           | D           | F            |              |             |             |
| 4     | М           | Е           | D            | F            |             |             |
| 5     | Stall       | Stall       | Stall        | D            | F           |             |
| 6     | Stall       | Stall       | Stall        | Stall        | D           | F           |
| 7     | W           | М           | Stall        | Stall        | Stall       | D           |
| 8     |             | Stall       | Stall        | Stall        | Stall       | Stall       |
| 9     |             | Stall       | Stall        | Stall        | Stall       | Stall       |
| 10    |             | W           | Е            | Stall        | Stall       | Stall       |
| 11    |             |             | М            | E            | Stall       | Stall       |
| 12    |             |             | W            | М            | E           | Stall       |
| 13    |             |             |              | W            | М           | Е           |
| 14    |             |             |              |              | Stall       | M           |
| 15    |             |             |              |              | Stall       | Stall       |
| 16    |             |             |              |              | W           | Stall       |
| 17    |             |             |              |              |             | W           |

over head = 14 - 7 - 1 = 6 cycles

**(b)** 1 cycle

(c) 0 cycle