# BANGLADESH UNIVERSITY OF ENGINEERING AND TECHNOLOGY

# DEPARTMENT OF COMPUTER SCIENCE AND ENGINEERING

**CSE 306** 

**Computer Architecture Sessional** 

Name of the experiment: 4-bit ALU Simulation

Level/Term : 3/1

Group : 6

**Student ID** : 1605023

1605024

1605026

1605027

1605028

#### **Introduction:**

An arithmetic unit or ALU is one of the most important parts of CPU. It is a simple binary calculator. It can perform binary addition or subtraction and more other arithmetic and logical operation on two inputs. In this experiment, we have to design an ALU according to design specification

### **Problem Specification:**

| cin |       |              | Functions     |
|-----|-------|--------------|---------------|
| cs2 | cs1   | cs0          | ranctions     |
| 0   | 0     |              | Subtract with |
|     |       |              | borrow        |
| 0   | -00-1 | <b>V O V</b> | Decrement A   |
| 1   | 0     | 0            | Subtract      |
| 1   | 1     | 0            | Transfer A    |
| X   | 0     | 1            | AND           |
| X   | 1     | 1            | Complement A  |

### **Arithmetic Part:**

When cs0 = 0 Arithmetic part will be activated

(a) Subtract with borrow



(b) Decrement A



## (c) Subtract



# (d) Transfer A



# **Truth Table:**

| cs2 | cs1 | X | Υ     |
|-----|-----|---|-------|
| 0   | 0   | Α | B'    |
| 0   | 1   | Α | All 1 |
| 1   | 0   | Α | B'    |

| 1   1   A   AII 1 |
|-------------------|
|-------------------|

**K-Map**: for Y,



So, from K-Map Y= B' + cs1 and from Trurh Table X=A

#### **Logical Part:**

When cs0 =1 Logical part will be activated. At this time , cs2 is don't care. We can make Cin =0 forcefully for each adder by taking Cin=cs0'cs2 for first full adder and Cin=cso'Cout for other full adder.

| cs2 | cs1 | cs0 | X | У  | Cin | Function | Required  |
|-----|-----|-----|---|----|-----|----------|-----------|
|     |     |     |   |    |     |          | Operation |
| X   | 0   | 1   | Α | B' | 0   | A ⊕ B'   | AND       |

| X | 1 | 1 | Α | 1 | 0 | A' | Complement |
|---|---|---|---|---|---|----|------------|
|   |   |   |   |   |   |    | Α          |

We get required result in the second case. But in the first case we get  $A \oplus B'$  in lieu of AB. We can easily get this if we give  $X = A \lor B'$  in this case. So,

$$X = A + B'cs0cs1'$$

### **BLOCK DIAGRAM**:



## **Complete Circuit Diagram:**



#### ICs used with count as a chart:

| GATE       | Count of | IC Number | Count of |  |
|------------|----------|-----------|----------|--|
|            | Gates    |           | IC'S     |  |
| AND        | 16       | IC74LS08  | 4        |  |
| OR         | 11       | IC74LS32  | 3        |  |
| NOT        | 6        | IC74LS04  | 1        |  |
| NOR        | 3        | IC74LS02  | 1        |  |
| 4-bit full | Λ        | IC74LS83  | 1        |  |
| Adder      | 4        | 10/41383  |          |  |

## Simulator Used along with the version number:

The simulator used in this 4-bit ALU simulation experiment is "logisim-win-2.7"

#### **Discussion:**

In this experiment, we used cs0 as the selection bit to choose arithmetic or logical operation and cs2 as Cin. For 4-bit ALU simulation, it was required to use 1-bit full Adder. But we used 4-bit full Adder because 1-bit full adder is not available and we tried to use minimum number of IC'S. Cout of each full Adder was handled as per the operation. The inputs and the flags were designed as design specification.