

# **DIGITAL DESIGN**

# **ASSIGNMENTREPORT**

**ASSIGNMENT ID: 03** 

Student Name: Weibao Fu

Student ID: 11812202



# PART 1: DIGITAL DESIGN THEORY



2. From the Boolean Function, we can get this Karnaugh maps.



We can get the simple function of F is F = AB' + AD + C'D + A'BC'

(a) 
$$F = AB' + AD + C'D + A'BC'$$
  
 $= AB' + AD + C'D + ((A'B)' + C)'$   
 $= (((AB' + AD) + C'D) + ((A'B)' + C)')$ 

(b) 
$$F = AB' + AD + C'D + A'BC'$$
  
 $= (A' + B)' + (A' + D')' + (C + D')' + (A + B' + C)'$   
 $= ((A' + B) (A' + D'))' + (C + D')' + ((A + B')'C')''$   
 $= ((A' + B) (A' + D'))' + ((C + D') ((A + B')'C')')'$   
 $= (((A' + B) (A' + D'))'' ((C + D') ((A + B')'C')')'')''$ 

(c) 
$$F = AB' + AD + C'D + A'BC'$$
  
 $= (A' + B)' + (A' + D')' + (C + D')' + (A + B' + C)'$   
 $= ((A' + B)' + (A' + D')')'' + ((C + D')' + ((A + B')'' + C)')''$ 

(d) 
$$F = AB' + AD + C'D + A'BC'$$
  
=  $((AB')'(AD)'(C'D)'(A'BC')')'$   
=  $(((AB')'(AD)')''((C'D)'((A'B)''C')')'')'$ 

(e) 
$$F = AB' + AD + C'D + A'BC'$$
  
 $= (A + C')(A' + B' + D)(B' + C' + D)(A + B + D)$   
 $= ((A + C')((A' + B') + D))(((B' + C') + D)((A + B) + D))$ 

(f) 
$$F' = \sum (0, 2, 3, 6, 7, 12, 14)$$
  
 $= A'C + ABD' + A'B'D'$   
 $F = (F')' = (((A+C')' + ((A' + B')'' + D)')'' + ((A + B)'' + D)')'$ 

(g) 
$$F = AB' + AD + C'D + A'BC'$$
  
 $= ((AB')'(AD)'(C'D)'(A'BC')')'$   
 $= (((AB')'(AD)')''(C'D)'(((A'B)''C')')'')'$ 

3.



# Four-bit parity generator

### \*Truth table

| А | В | С | D | Y(odd) | Y(even) |
|---|---|---|---|--------|---------|
| 0 | 0 | 0 | 0 | 1      | 0       |
| 0 | 0 | 0 | 1 | 0      | 1       |
| 0 | 0 | 1 | 0 | 0      | 1       |
| 0 | 0 | 1 | 1 | 1      | 0       |
| 0 | 1 | 0 | 0 | 0      | 1       |
| 0 | 1 | 0 | 1 | 1      | 0       |
| 0 | 1 | 1 | 0 | 1      | 0       |
| 0 | 1 | 1 | 1 | 0      | 1       |
| 1 | 0 | 0 | 0 | 0      | 1       |
| 1 | 0 | 0 | 1 | 1      | 0       |
| 1 | 0 | 1 | 0 | 1      | 0       |
| 1 | 0 | 1 | 1 | 0      | 1       |
| 1 | 1 | 0 | 0 | 1      | 0       |
| 1 | 1 | 0 | 1 | 0      | 1       |
| 1 | 1 | 1 | 0 | 0      | 1       |
| 1 | 1 | 1 | 1 | 1      | 0       |

\*Y(odd)=A'B'C'D'+A'B'CD+A'BC'D+AB'C'D + A'BCD' + AB'CD' + ABC'D' + ABCD  $= (A \oplus B \oplus C \oplus D)'$ 

Y(even)=A'B'C'D+A'B'CD'+A'BC'D'+AB'C'D'+A'BCD+AB'CD+ABC'D+ABCD'=  $A \oplus B \oplus C \oplus D$ 

\*The circuit diagram





# Three-bit parity checker

# Four-bit parity generator

# \*Truth table

| А | В | С | 0 | Y |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 1 | 0 |
| 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 0 |



| 1 | 1 | 0 | 1 | 1 |
|---|---|---|---|---|
| 1 | 1 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 0 |

<sup>\*</sup>Y=A'B'C'O+A'B'CO'+A'BC'O'+AB'C'O'+ A'BCO + AB'CO + ABC'O + ABCO'

 $= A \oplus B \oplus C \oplus O$ 

# Circuit diagram



4. From the given problem, we can get the truth table.

| х | у | Z | А | В | С |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 1 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 1 |
| 1 | 1 | 1 | 1 | 1 | 0 |

Such that, we can get A(x, y, z) = yz' + xz

$$B(x, y, z) = x'y' + y \odot z$$

$$C(x, y, z) = xz' + x'y'z$$

# Circuit diagram



5.(Here we assume that the 7-seg tube is high level active)

# Truth table

| А | В | С | D | а | b | С | d | е | f | g |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |

| 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

Such that  $a(A, B, C, D) = \sum (0.2, 3.5, 6.7, 8.9) = A'C + B'C'D' + A'BD + AB'C'$ 

$$b(A, B, C, D) = \sum (0,1,2,3,4,7,8,9) = A'CD + A'C'D' + A'B' + B'C'$$

$$c(A, B, C, D) = \sum (0,1,3,4,5,6,7,8,9) = A'B + A'C' + A'D + B'C'$$

$$d(A, B, C, D) = \sum (0,2,3,5,6,8,9)$$

$$=$$
 A'B'C + A'B'D' + A'BC'D + A'CD' + AB'C'

$$e(A, B, C, D) = \sum (0,2,6,8) = A'CD' + B'C'D'$$

$$f(A, B, C, D) = \sum (0.4,5,6,8,9) = AB'C' + A'BC' + A'BD' + A'C'D'$$

$$g(A, B, C, D) = \sum (2,3,4,5,6,8,9) = AB'C' + A'BC' + A'B'C + A'CD'$$





6. Assume the unsigned number are  $A_4A_3A_2A_1,\ B_4B_3B_2B_1.$ 

Then we can get  $A_4$   $A_3$   $A_2$   $A_1$   $A_4$   $A_5$   $A_6$   $A_6$   $A_6$   $A_6$   $A_7$   $A_8$   $A_8$   $A_8$   $A_9$   $A_9$ 

we multiple  $B_i$  with A4A3A2A<sub>1</sub> one by one, and we add the result, then we set the highest as Cin, and participate the next adder. As a result, we can get the answer.

The logic formula is that:

Assume Adder(abcd, edfg) = rmnpq, such that Ci = q and Cin = r.

Then the next step is Add(a'b'c'd', rd'f'g').

## The circuit diagram:



- 7. (a) Since F (A, B, C, D) =  $\sum$  (0, 2, 5, 8, 10, 14)
  - (b) Since F (A, B, C, D) =  $\prod$  (2, 6, 11)



$$= \sum (0, 1, 3, 4, 5, 7, 8, 9, 10, 12, 13, 14, 15)$$

We can implement the Boolean function as below.



8. Assume A is subtrahend, B is minuend, C is a bit that borrow from the lower position, D is the result, E is a bit that borrow from the higher position.

### Truth table:

| А | В | С | D | Е |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 1 |



| 0 | 1 | 0 | 1 | 1 |
|---|---|---|---|---|
| 0 | 1 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 |

Such that, D (A, B, C) =  $\sum (1, 2, 4, 7)$  E(A, B, C) =  $\sum (1, 2, 3, 7)$ 

Since D = 
$$D_{10}A_1'A_0' + D_{11}A_1'A_0 + D_{12}A_1A_0' + D_{13}A_1A_0$$

LET 
$$A_1 = B$$
,  $A_0 = C$ , THEN  $D_{10}=D_{13}=A$ ,  $D_{11}=D_{12}=A$ 

Since 
$$E = D_{20}A_1'A_0' + D_{21}A_1'A_0 + D_{22}A_1A_0' + D_{23}A_1A_0$$

LET 
$$A_1 = B$$
,  $A_0 = C$ , THEN  $D_{20}=0$ ,  $D_{21}=D_{22}=A'$ ,  $D_{23}=1$ 

## Circuit diagram:



9. Since 
$$F = I_0D_0 + I_1D_1 + I_2D_2 + I_3D_3 + I_4D_4 + I_5D_5 + I_6D_6 + I_7D_7$$

$$= C'B'A'+DC'B'A+C'BA'+D'C'BA+D'CB'A+DCBA'$$



= (D+D')C'B'A'+DC'B'A+(D+D')C'BA'+D'C'BA+D'CB'A+DCBA'

 $F(A, B, C, D) = \sum (0,1,4,5,7,9,10,12)$ 

# PART 2: DIGITAL DESIGN LAB (TASK1)

#### **DESIGN**

### Multiplexer

\*Design Verilog Code

```
      'timescale 1ns / 1ps

      module Multiplexer74151(EN,S1,S0,D3,D2,D1,D0,Y);

      input EN,S1,S0,D3,D2,D1,D0;

      output reg Y;

      always @*

      if(~EN)

      case({S1,S0})

      2'b00: Y=D0;

      2'b01: Y=D1

      2'b10: Y=D2;

      2'b11: Y=D3;

      endcase

      else

      Y=1'b0;

      endmodule
```

### \*Simulation Verilog Code

```
`timescale 1ns / 1ps
module sim_1();
reg EN,S1,S0,D3,D2,D1,D0;
wire Y;
```



```
Multiplexer74151 usim(EN,S1,S0,D3,D2,D1,D0,Y);
initial
begin
{EN,S1,S0,D3,D2,D1,D0} = 7'b00000000;
while({EN,S1,S0,D3,D2,D1,D0}<7'b1111111)
begin
#10 {EN,S1,S0,D3,D2,D1,D0} = {EN,S1,S0,D3,D2,D1,D0}+1;
end
#10 $finish(1);
end
endmodule
```

#### \*Wave Form



From the wave form, we can get:

When 0-160ns: EN=0, and {S1,S0}=2'b00, such that the wave of Y is same as D0.

When 170-320ns: EN=0, and {S1,S0}=2'b01, such that the wave of Y is same as

When 330-480ns: EN=0, and  $\{S1,S0\}=2'b10$ , such that the wave of Y is same as D2.

When 490-640ns: EN=0, and {S1,S0}=2'b11, such that the wave of Y is same as D3.

When 650-1280ns: EN=1, such that Y=0;



D1.

#### Full subtractor

Assume A is subtrahend, B is minuend, C is a bit that borrow from the lower position, D is the result, E is a bit that borrow from the higher position.

#### \*Truth table:

| А | В | С | D | E |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 |
| 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 1 | 0 | 0 |
| 1 | 1 | 0 | 0 | 0 |
| 1 | 1 | 1 | 1 | 1 |

## \*Design Verilog Code

```
`timescale 1ns / 1ps

module Sub(A,B,C,D,E);
input A,B,C;
output D,E;

wire zero = 0;
wire one = 1;
Multiplexer74151 mult1(zero,B,C,A,~A,~A,A,D);
Multiplexer74151 mult2(zero,B,C,one,~A,~A,zero,E);
endmodule
```

#### **SIMULATION**



## Simulation Verilog Code

```
`timescale 1ns / 1ps
module sim_sub();
reg A,B,C;
wire D,E;
Sub usim(A,B,C,D,E);
initial
begin
    {A,B,C} = 3'b000;
    while({A,B,C}<3'b111)
    begin
    #10 {A,B,C}={A,B,C}+1;
    end
    #10 $finish();
end
endmodule</pre>
```

### Wave Form



From the Wave Form, we can get:

When 0-10ns, {A,B,C}=3'b000, then D=0, E=0;

When 10-20ns, {A,B,C}=3'b001, then D=1, E=1;



```
When 20-30ns, {A,B,C}=3'b010, then D=1, E=1; When 30-40ns, {A,B,C}=3'b011, then D=0, E=1; When 40-50ns, {A,B,C}=3'b100, then D=1, E=0; When 50-60ns, {A,B,C}=3'b101, then D=0, E=0; When 60-70ns, {A,B,C}=3'b110, then D=0, E=0; When 70-80ns, {A,B,C}=3'b111, then D=1, E=1;
```

#### CONSTRAINT FILE AND THE TESTING

#### Constraint File

```
set_property PACKAGE_PIN Y9 [get_ports A]
set_property IOSTANDARD LVCMOS33 [get_ports A]
set_property PACKAGE_PIN Y7 [get_ports C]
set_property PACKAGE_PIN W9 [get_ports B]
set_property IOSTANDARD LVCMOS33 [get_ports B]
set_property PACKAGE_PIN K17 [get_ports D]
set_property PACKAGE_PIN L13 [get_ports E]
set_property IOSTANDARD LVCMOS33 [get_ports D]
set_property IOSTANDARD LVCMOS33 [get_ports E]
set_property IOSTANDARD LVCMOS33 [get_ports C]
```

### Analysis



Testcase #1

When input is 0 - 0,

And it borrow from lower position is 0

Then the output is 0, the borrow from higher position is 0





Testcase #2

When input is 0 - 0,

And it borrow from lower position is 1
Then the output is 1, the borrow from higher position is 1



Testcase #3

When input is 0 - 1,

And it borrow from lower position is 0
Then the output is 1, the borrow from higher position is 1



Testcase #4

When input is 0 - 1,

And it borrow from lower position is 1
Then the output is 0, the borrow from higher position is 1





### Testcase #5

When input is 1 - 0,

And it borrow from lower position is 0
Then the output is 1, the borrow from higher position is 0



### Testcase #6

When input is 1 - 0,

And it borrow from lower position is 1
Then the output is 0, the borrow from higher position is 0



### Testcase #7

When input is 1 - 1,

And it borrow from lower position is 0
Then the output is 0, the borrow from higher position is 0





Testcase #8

When input is 1 - 1,

And it borrow from lower position is 1

Then the output is 1, the borrow from higher position is 1

#### THE DESCRIPTION OF OPERATION

No Problem

# PART 2: DIGITAL DESIGN LAB (TASK2)

#### **DESIGN**

### 3-8 Decoder

\*Verilog Code

```
`timescale 1ns / 1ps

module decoder38(en,x,y,z,Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0);

input en,x,y,z;

output reg Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0;

always @*

begin

if(~en)

case({x,y,z})

3'b000: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b00000001;

3'b001: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b000000010;
```



```
3'b010: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b00000100;

3'b011: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b000010000;

3'b100: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b000100000;

3'b101: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b001000000;

3'b110: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b010000000;

3'b111: {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b100000000;

endcase

else {Y7,Y6,Y5,Y4,Y3,Y2,Y1,Y0} = 8'b000000000;

end

endmodule
```

### \*Truth table (The 7-seg tube is low active)

| А | В | С | D | а | b | С | d | е | f | g |
|---|---|---|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 |
| 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |



| 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
|---|---|---|---|---|---|---|---|---|---|---|
| 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |

# ABCD-to-7 segment



\*Design Verilog Code



```
`timescale 1 ps / 1 ps
module ABCD_seg_wrapper(A,B,C,D,f,g,oa,ob,oc,od,oe);
input wire A,B,C,D;
output wire f,g,oa,ob,oc,od,oe;
ABCD_seg ABCD_seg_i(.A(A),.B(B),.C(C),.D(D),.f(f),.g(g),
.oa(oa),.ob(ob),.oc(oc),.od(od),.oe(oe));
endmodule
```

#### **SIMULATION**

## Simulation Verilog Code

```
`timescale 1ns / 1ps
module sim_u();
reg A,B,C,D;
wire a,b,c,d,e,f,g;
ABCD_seg_wrapper u(A,B,C,D,f,g,a,b,c,d,e);
initial
begin
    {A,B,C,D}=4'b0000;
    while({A,B,C,D}<4'b1111)
    begin
    #10 {A,B,C,D}={A,B,C,D}+1;
    end
    #10 $finish();
end
endmodule</pre>
```

### Wave Form





#### From the Wave Form

0-10ns, {A,B,C,D}=0000, {a,b,c,d,e,f,g}=0000001, which display 0 in 7-seg tube 10-20ns, {A,B,C,D}=0001, {a,b,c,d,e,f,g}=1001111, which display 1 in 7-seg tube; 20-30ns, {A,B,C,D}=0010, {a,b,c,d,e,f,g}=0010010, which display 2 in 7-seg tube; 30-40ns, {A,B,C,D}=0011, {a,b,c,d,e,f,g}=0000110, which display 3 in 7-seg tube; 40-50ns, {A,B,C,D}=0100, {a,b,c,d,e,f,g}=1001100, which display 4 in 7-seg tube; 50-60ns, {A,B,C,D}=0101, {a,b,c,d,e,f,g}=0100100, which display 5 in 7-seg tube; 60-70ns, {A,B,C,D}=0110, {a,b,c,d,e,f,g}=0100000, which display 6 in 7-seg tube; 70-80ns, {A,B,C,D}=0111, {a,b,c,d,e,f,g}=00001111, which display 7 in 7-seg tube; 80-90ns, {A,B,C,D}=1000, {a,b,c,d,e,f,g}=00000000, which display 8 in 7-seg tube; 90-100ns, {A,B,C,D}=1001, {a,b,c,d,e,f,g}=0000100, which display 9 in 7-seg tube; 100-160ns, {a,b,c,d,e,f,g}=11111111, which display nothing in 7-seg tube.

#### CONSTRAINT FILE AND THE TESTING



#### Constraint File

```
set_property IOSTANDARD LVCMOS33 [get_ports {oa}]
set_property IOSTANDARD LVCMOS33 [get_ports {ob}]
set_property IOSTANDARD LVCMOS33 [get_ports {oc}]
set_property IOSTANDARD LVCMOS33 [get_ports {od}]
set_property IOSTANDARD LVCMOS33 [get_ports {oe}]
set_property IOSTANDARD LVCMOS33 [get_ports {f}]
set_property IOSTANDARD LVCMOS33 [get_ports {g}]
set_property IOSTANDARD LVCMOS33 [get_ports {A}]
set_property IOSTANDARD LVCMOS33 [get_ports {B}]
set_property IOSTANDARD LVCMOS33 [get_ports {C}]
set_property IOSTANDARD LVCMOS33 [get_ports {D}]
set_property PACKAGE_PIN C15 [get_ports {g}]
set_property PACKAGE_PIN C14 [get_ports {f}]
set_property PACKAGE_PIN E17 [get_ports {oe}]
set_property PACKAGE_PIN F16 [get_ports {od}]
set_property PACKAGE_PIN F14 [get_ports {oc}]
set_property PACKAGE_PIN F13 [get_ports {ob}]
set_property PACKAGE_PIN F15 [get_ports {oa}]
set_property PACKAGE_PIN Y9 [get_ports {A}]
set_property PACKAGE_PIN W9 [get_ports {B}]
set_property PACKAGE_PIN Y7 [get_ports {C}]
set_property PACKAGE_PIN Y8 [get_ports {D}]
```

### Analysis



Testcase #1
When input is 0000,

It will display 0



Testcase #2
When input is 0001,
It will display 1



Testcase #3
When input is 0010,
It will display 2



Testcase #4
When input is 0011,
It will display 3



Testcase #5
When input is 0100,
It will display 4



Testcase #6
When input is 0101,
It will display 5



Testcase #7
When input is 0110,
It will display 6



Testcase #8
When input is 0111,
It will display 7



Testcase #9
When input is 1000,
It will display 8



Testcase #10
When input is 1001,
It will display 9



Testcase #11
When input is 1010,
It will display nothing



Testcase #12
When input is 1111,
It will display nothing

### THE DESCRIPTION OF OPERATION

No Problem

