# mp\_pipeline

Part 3

#### **Announcements**

- Patches:
  - https://courses.grainger.illinois.edu/ece411/sp2024/project.html
  - Patch 1: 2/5/24 (ID: 1d54a44e7d96115c7895c78cbb6192ca91bc7106)
  - o Patch 2: 2/11/24 (ID: b756db28f44f72dca5f9e54aa3f5e53130d7e852)
  - o Patch 3: 2/13/24 (ID: 969ca8bo2b3d4868783c2c2885bd651445f90518)
- Mp\_cache releasing later this week

#### C code testing

- Test more complex operations using C!
  - o make run top tb PROG=../testcode/example.c
- Function calls -> jal/jalr
- Array accesses or pointer dereferencing -> loads/stores
  - Use volatile to make sure these don't get optimized to reg insts!
  - Use different types to test different sized loads and stores
    - int, short, char, unsigned
  - Casting and pointer arithmetic
- Check sim/bin/\*.dis to see the instructions generated

#### Checkpoint 2 Recap

#### You have so far accomplished:

- A full pipelined processor!
  - With idealized memory
- Data hazard handling
  - Forwarding
- Control hazard handling
  - Pipeline flushing

#### Checkpoint 2 Recap Cont.

Have you seen stalling yet?

Stalling: Stopping part of the pipeline from moving forward to resolve hazards

#### Checkpoint 3 Memory model

- More realistic model
- Memory operation:
  - CPU requests read/write
  - If memory is in cache, hit
  - If not, need to interact with physical memory
- Some memory requests will take longer



## Memory model timing





#### Memory model timing with asm

```
lw x1, 0(x5)
clk

???
addr

sw x2, 0(x6)
mask

???
rdata

lw x3, 0(x7)
wmask

???
wdata

sw x4, 0(x8)
resp
```























#### Instruction stall illustration: Cycle 4 (with backpressure)



#### Instruction stall illustration: Cycle 5 (with backpressure)





### Instruction stall illustration: Cycle 4 (full stall)



#### Instruction stall illustration: Cycle 10 (full stall)



## Instruction stall illustration: Cycle 11 (full stall)



#### Instruction stall illustration: Cycle 12 (full stall)



#### Edge cases

- Both are stalling?
  - Just stall the whole thing like normal
- Both stalling but imem responds first?
  - Keep stalling, need to wait dmem anyways
- Both stalling but dmem responds first?
  - Keep stalling, need to wait for imem anyways
    - If using backpressure, can start letting everything but fetch/decode move forward
- Neither is stalling?
  - o Done in CP2

#### **Testing**

- ordinary\_dual\_port.sv mimics cache!
- Write asm code with several instructions, to strain icache
  - Write small loops to see no-stalling behavior
  - Bigger loop can have mixed stalling/no stalling
- Write instructions with several loads and stores to strain dcache
  - Make sure loads/stores are to valid addresses
  - Test load/store to the same address consecutively shouldn't stall
- Targeted testing is your friend
- Use rand\_tb to ensure all possible cases work

# Questions?