# ECE411: Computer Organization and Design Lecture 1: Course Introduction

Rakesh Kumar



#### Which is faster?



```
for (i=0; i<N; i=i+1)
  for (j=0; j<N; j=j+1) {
    r = 0;
    for (k=0; k<N; k=k+1)
        r = r + y[i][k] * z[k][j];
    x[i][j] = r;
}</pre>
```

```
for (jj=0; jj<N; jj=jj+B)
for (kk=0; kk<N; kk=kk+B)
for (i=0; i<N; i=i+1) {
  for (j=jj; j<min(jj+B-1,N); j=j+1)
    r = 0;
  for (k=kk; k<min(kk+B-1,N); k=k+1)
    r = r + y[i][k] * z[k][j];
  x[i][j] = x[i][j] + r;
}</pre>
```

**Significantly Faster!** 

#### Which is faster?



load R1, addr1
store R1, addr2
add R0, R2 -> R3
add R0, R6 -> R7
subtract R4, R3 -> R5
store R7, addr3
store R7, addr3

Twice as fast on some machines and same on others

#### Which is faster?



```
loop1:
         add ...
                                  loop1:
                                            add ...
      load ...
                                         load ...
      add ...
                                         add ...
      bne R1, loop1
                                         bne R1, loop1
                                         nop
loop2:
       add ...
                                         nop
      load ...
      bne R2, loop2
                                  loop2:
                                           add ...
                                         load ...
                                         bne R2, loop2
```

**Identical performance on several machines** 

### Processor Design is Hard/Interesting!

Microprocessor Transistor Counts 1971-2011 & Moore's Law



Modern processors have more than a billion transistors!

### Processor Design is Hard/Interesting!



### Processor Design is Hard/Interesting!





Very recently, power density of a FDIV Pentium bug cost 500 million dollars! processor higher than a nuclear reactor!

### Power Efficiency Challenges





1997 (850KW) ~1.5Teraflops 2022 (5W)

- power/energy-constrained computing devices
  - mobile: 1~5W power budget w/ 5Whr battery capacity

### **About the Instructor and Course Staff**

- Rakesh Kumar
  - Office half hours (CSL208)
    - □ Tuesday 3:30-4pm CST
  - Email (rakeshk@illinois.edu, with subject title [ECE411] please)
- TAs
- Nicholas Satchanov (<u>nsatch3@illinois.edu</u>), Arjun Pal (<u>aspal2@illinois.edu</u>) Scott Smith (<u>scottcs2@illinois.edu</u>), Stanley Wu (<u>zaizhou3@illinois.edu</u>), Collin Meyer (cmmeyer3@illinois.edu) Aditya Nebhranjani (<u>avn5@illinois.edu</u>), Frank Cai (<u>zongrui3@illinois.edu</u>), Ethan Greenwald (<u>ethanmg4@illinois.edu</u>), Noelle Crawford (noellec3@illinois.edu), Satvik Yellanki (<u>satviky2@illinois.edu</u>), Udit Pai (<u>upai3@illinois.edu</u>), Dhaval Purohit (<u>dpuroh2@illinois.edu</u>), Ian Dailis (idailis2@illinois.edu)
- Office hours are listed on class website: most hold 2 hours of OH per week
- Active on Campuswire and Discord: 
   Our information in welcome mail

# Computing is everywhere!

### Where do you find Computers?



# **Computer Organization**

### Q: What are the major components we have in a computer today?

organization of modern computers



### Microprocessor Architecture



Intel Sandy Bridge Processor



IBM Power 8 Processor

### **Course Objective**

- to understand fundamental concepts in computer architecture and how they impact application performance and energy efficiency
- to become confident in programming for performance, scalability, and efficiency
- to be able to understand and evaluate architectural descriptions of even today's most complex processors
- to gain experience designing a working CPU completely from scratch
- to learn experimental techniques used to evaluate advanced architectural concepts

### Course Content & Prerequisites

- fundamental concepts in computer organization focusing on uni-processor architecture
  - pipelining
  - memory hierarchy
  - instruction-level parallelism & dynamic scheduling
  - storage I/O subsystems
  - impact of technology on performance and energy efficiency
  - hardware accelerators
  - advanced architecture topics
- prerequisites
  - ECE 385 (programming and debugging skills)
    - ECE 391 (not a pre-req, but useful virtual memory part)
  - Linux
  - C++ programming
  - SystemVerilog

### **Textbooks**

- course textbook
  - [HP1] Patterson & Hennessy. Computer Organization and Design (5<sup>th</sup> Ed.); Morgan Kaufmann; ISBN: 978-0-12-407726-3
- recommended textbook
  - [HP2] Hennessy & Patterson. Computer Architecture: A Quantitative Approach (5<sup>th</sup> Ed.);
     The Morgan Kaufmann, ISBN: 978-0123838728
  - [PW] Patterson & Waterman. The RISC-V Reader: An Open Architecture Atlas; ISBN: 978-0-9992491-1-6







### **Lectures and MPs**

#### Lectures

• important to attend lecture as a notable fraction of materials are not explained in textbooks

#### MP Overview

- mp\_setup: Release: 1/15/24 (yesterday!) Due: N/A, mp\_verif: Release: 1/16/24 (today!) Due: 1/29/24
- o mp\_pipeline: Release: 1/26/24 Due: 2/19/24, o mp\_cache: Release: 2/16/24 Due: 3/4/24
- o mp\_bp: Release: 3/1/24 Due: 3/18/24, o mp\_ooo: Release: 3/8/24 Competition: 4/26/24 Presentation: 4/27/24 Report: 5/1/24
- Solo/Group Work: [mp\_setup, mp\_bp] -> Solo, [mp\_ooo] -> Groups of 3
- Late Pass: One pass to receive no late penalty on a single MP of your choice barring mp\_ooo: See class site for details
- Autograder: Grades MP submissions, Will start running some days prior to the deadline
- Lab Sessions: Planned every week on Wednesdays (stay tuned for exact room and time!), Only one session (not like 220, 374, 391 discussions), Recorded

# **Exams & Grading**

- Exams
  - mid-term 1
     5<sup>th</sup> March (12%)
  - mid-term 2
     9<sup>th</sup> April (12%)
  - finalTBD (8%)
  - there will be a review session before each exam
  - Close-book/notes but one A4-page cheat sheet allowed.
- Graded on a curve

### Website and Discussion Group

#### Course website

- Lecture notes, handouts, MP assignment, etc.
- announcements

#### Campuswire

- posting clarification questions
- general forum to communicate with students, TAs, instructor about aspects of the course.
- must join by the end of the day

#### Canvas

Grade tacking, exam grading, etc.

# **Academic Integrity**

- you are encouraged to discuss assignments w/ anyone you feel may be able to help you (except during exams)
- everything you turn in must be your work or that of your team
- we encourage collaboration
  - verbal discussion of problems/solutions
  - diagrams, notes, other communication aids
- unacceptable
  - copying/exchanging of program/verilog code or text by any means
  - giving/receiving help on exams, or using any notes/aid beyond those explicitly permitted

### Ready for ECE411?

- Requires a lot of time commitment
- Skills in SystemVerilog (programming & debugging)
- Plan your study well

### What Is Computer Architecture?

Role in the full computing system stack



- Role of computer architects
  - to make design trade-offs across HW/SW interface to satisfy functional, performance, power/energy, and cost requirements

#### Clock frequency: Good indicator for performance

### What drove clock frequency increase in the past?

48 Years of Microprocessor Trend Data



Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batter New plot and data collected for 2010-2019 by K. Rupp

- highest clock rate of Intel processors from 1990 to 2008
  - due to semiconductor technology improvements
  - deeper pipeline
  - circuit design techniques

this historical trend has subsided over the past 10 years

If it had kept up, today's clock rates would be more than 30GHz

### Why did we stop increasing the clock frequency?



- (1) Slowing down semiconductor technology scaling;
  - (2) excessive power consumption

Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2019 by K. Rupp

#### Moore's Law: the number of transistors in a dense integrated circuit doubles every two years

1965: double every year; 1975: double every year until 1980, after that double every two years;

2010: further slow down seen from industry; Trend is continuing (e.g., TSMC, Samsung)

48 Years of Microprocessor Trend Data



Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2019 by K. Rupp

Classic Dennard's Scaling: when transistors get smaller, their power density stays constant such that the power consumption remains in proportion with area.

Proposed in 1974 by Robert H. Dennard at IBM



#### Dennard's Scaling ended in 2005-2007



#### What did we do to improve performance after stopping clock frequency increase?

(1) Increase the number of cores;







Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2019 by K. Rupp

#### What did we do to improve performance after stopping clock frequency increase?

(1) Increase the number of cores; (2) specialized hardware, GPU, accelerators.

#### 48 Years of Microprocessor Trend Data



TESLA V100

80 SM

5120 CUDA Cores 640 Tensor Cores

21B transistors

815 mm<sup>2</sup>

16 GB HBM2 900 GB/s HBM2 300 GB/s NVLink



Original data up to the year 2010 collected and plotted by M. Horowitz, F. Labonte, O. Shacham, K. Olukotun, L. Hammond, and C. Batten New plot and data collected for 2010-2019 by K. Rupp

#### What did we do to improve performance after stopping clock frequency increase?

(1) Increase the number of cores; (2) specialized hardware, GPU, accelerators.



**DDR3 DRAM Chips** Weight FIFO DDR3 (Weight Fetcher) Interfaces Matrix Multiply Unified 167 10 GiB/s Buffer Systolic GiB/s (64K per cycle) (Local Data Activation Setup Storage) Control Accumulators Activation 167 GiB/s Normalize / Pool Off-Chip I/O Data Buffer Control

Not to Scale

Google TPU

### Memory/Storage Architecture: Historical Trend

#### The gap between compute and memory/storage is increasing



#### STORAGE TECHNOLOGY NOT KEEPING UP

Gap Will Only Grow Worse

