## F2833x Multichannel Buffered Serial Port

## Introduction

The Multi Channel Buffered Serial Port (McBSP) is a synchronous serial data communication channel for high-speed data transfer between the F2833x and external serial devices. It is quite often used to directly connect Audio - or Video - Codec's to an F2833x system. The 2833x device provides up to two high-speed multichannel buffered serial ports (McBSPs).

An independent clock signal (CLK(R/X) for receiver and transmitter can be generated by the F2833x (master - mode) or by the external device (slave - mode).



A frame sync signal (FS(R/X)) indicates the beginning of a new data sequence (frame).

A frame contains between 1 and 128 words (or channels); a word is a number of bits (8, 12, 16, 20, 24 or 32).

The serial data streams are available on the "Data Transmit" (DX) and "Data Receive" (DR) pins.

A hardware compression and expanding technique by coding standards "A - law" (US and Japan) or " $\mu$  - law" (Europe) can be included into the transmission path. The specifications for  $\mu$ -law and A-law log PCM are part of the CCITT G.711 recommendation.



One of the range of operating modes of McBSP is a hardware emulation of an additional Serial Peripheral Interface (SPI).

The Peripheral Explorer Board provides interfaces to two McBSP related devices:

- A stereo audio codec TLV320AIC23B, connected to interface McBSP A for the stereo in/out audio data stream and to interface SPI-A for the AIC23B control data stream.
- A serial EEPROM AT25C256K connected to interface McBSP B.

# **Module Topics**

| F2833x Multichannel Buffered Serial Port          | 13-1  |
|---------------------------------------------------|-------|
| Introduction                                      | 13-1  |
| Module Topics                                     | 13-2  |
| F2833x McBSP Block diagram                        | 13-4  |
| Basic F2833x McBSP Features                       | 13-6  |
| McBSP Data Frame Diagram                          | 13-7  |
| Companding (Compressing + Expanding) Data         | 13-9  |
| McBSP - clocking                                  | 13-10 |
| McBSP Frame Phases                                | 13-11 |
| McBSP Receive                                     | 13-12 |
| McBSP Transmission                                | 13-13 |
| McBSP - Interrupts and DMA                        | 13-14 |
| McBSP Module Registers                            | 13-15 |
| Data Receive and Transmit Register                |       |
| Serial Port Control Register 1 (SPCR1)            |       |
| Serial Port Control Register 2 (SPCR2)            |       |
| Receive Control Register 1 (RCR1)                 |       |
| Receive Control Register 2 (RCR2)                 |       |
| Transmit Control Register 1 (XCR1)                |       |
| Transmit Control Register 2 (XCR2)                |       |
| Sample Rate Generator Register 1 (SRGR1)          |       |
| Sample Rate Generator Register 2 (SRGR2)          |       |
| Pin Control Register (PCR)                        |       |
| Multichannel Mode Enable Registers (RCERx, XCERx) |       |
| Stereo Audio Codec TLV320AIC23B                   | 13-23 |
| Functional Block Diagram                          |       |
| Initialization of SPI - channel A                 | 13-26 |
| Initialization of the AIC23                       | 13-26 |
| Lab Exercise 13_1: single audio tone              | 13-33 |
| Objective                                         | 13-33 |
| Preface                                           | 13-34 |
| Procedure                                         |       |
| Open Files, Create Project File                   |       |
| Project Build Options                             |       |
| Preliminary Test                                  |       |
| Change the GPIO - Multiplex Registers             |       |
| Remove code from Lab6                             |       |
| Add SPI-A Initialzation Code                      |       |
| Initialize the codec AIC23B                       |       |
| Change the Interrupt Structure for Lab13_1        |       |
| Add global variables and IQ-Math                  |       |
| Calculate new DAC - Value                         |       |
| Add McBSP - Transmit Interrupt Service            |       |
| Build, Load and Run                               |       |

| Lab Exercise 13_2: Dual audio tone             |  |
|------------------------------------------------|--|
| Objective                                      |  |
| Procedure                                      |  |
| Open Project, Modify Source File               |  |
| Build, Load and Run                            |  |
| Lab 13_3: Dual audio tone and XRDY - Interrupt |  |
| Objective                                      |  |
| Procedure                                      |  |
| Open Project, Modify Source File               |  |
| Build, Load and Run                            |  |
| Lab Exercise 13_4: EEPROM via McBSP            |  |
| Objective                                      |  |
| Hardware Description:                          |  |
| Timing Diagram                                 |  |
| AT25256 Status Register                        |  |
| Instruction Register                           |  |
| Procedure                                      |  |
| Open Project, Modify Source File               |  |
| Build, Load and Run                            |  |
| Optional Exercise (EEPROM and SCI):            |  |

# F2833x McBSP Block diagram

Each McBSP - interface consists of six electrical signals:

# Multichannel Buffered Serial Port (McBSP)

#### Introduction:

- Two High Speed multichannel synchronous serial ports (McBSP-A and McBSP-B)
- Maximum data rate: 20 MHz
- Each McBSP consists of a data flow path and a control path
- Six Pins per channel

MDX: data transmit

MDR: data received

MCLKX: transmit clock

MCLKR: receive clock

MFSX: frame sync transmit

• MFSR: frame sync receive

13 - 2

The following slide explains the data flow:



The electrical signals of a McBSP interface are listed in the following table. The direction of the clock signals depends on the setup of the McBSP as a master device (output) or as a slave device (input):

| McBSP - A | McBSP - B | Signal Description                  |
|-----------|-----------|-------------------------------------|
| MCLKRA    | MCLKRB    | Receiver clock signal               |
| MCLKXA    | MCLKXB    | Transmitter clock signal            |
| MFSRA     | MFSRB     | Receiver Frame-Sync pulse signal    |
| MFSXA     | MFSXB     | Transmitter Frame-Sync pulse signal |
| MDRA      | MDRB      | Data Input (Receiver)               |
| MDXA      | MDXB      | Data Output (Transmitter)           |

The McBSP - interface is also connected to the CPU and to the DMA - unit of the F2833x via four internal event signals:

MRINT: McBSP - Receive Interrupt signal
 MXINT: McBSP - Transmit Interrupt signal

REVT: Receive Synchronization event to DMA - unit
 XEVT: Transmit Synchronization event to DMA - unit

Data values are communicated to devices interfaced to the McBSP via the data transmit (MDX) pin for transmission and via the data receive (MDR) pin for reception. Control information in the form of clocking and frame synchronization is communicated via the following pins: MCLKX (transmit clock), MCLKR (receive clock), MFSX (transmit frame synchronization), and MFSR (receive frame synchronization).

The CPU and the DMA controller communicate with the McBSP through 16-bit-wide registers, accessible via the internal peripheral bus. The CPU or the DMA controller writes the data to be transmitted to the data transmit registers (DXR1, DXR2). Data written to the DXRs is shifted out to DX via the transmit shift registers (XSR1, XSR2). Similarly, receive data on the DR pin is shifted into the receive shift registers (RSR1, RSR2) and copied into the receive buffer registers (RBR1, RBR2). The contents of the RBRs are then copied to the DRRs, which can be read by the CPU or the DMA controller. This allows simultaneous data movement of internal and external data communications.

DRR2, RBR2, RSR2, DXR2, and XSR2 are not used (written, read, or shifted) if the serial word length is 8 bits, 12 bits, or 16 bits. For larger word lengths, these registers are needed to hold the most significant bits.

### **Basic F2833x McBSP Features**

#### Features of McBSP

- Full duplex communication
- Double-buffered transmission and triple-buffered reception, allowing a continuous data stream
- Independent clocking and framing for reception and transmission
- send interrupts to the CPU and send DMA events to the DMA controller
- 128 channels for transmission and reception
- Multichannel selection modes that enable or disable block transfers in each of the channels
- Direct interface to industry-standard CODECs, analogue interface chips (AICs), and other serially connected A/D and D/A devices
- Support for external generation of clock signals and frame synchronization signals
- A programmable sample rate generator for internal generation and control of clock signals and frame - synchronization signals

13 - 4

### **Features of McBSP**

- Direct interface to:
  - T1/E1 framers
  - IOM-2 compliant devices
  - AC97-compliant devices with multiphase frame capability
  - I2S compliant devices
  - SPI devices
- Variable data sizes: 8, 12, 16, 20, 24, and 32 bits
- A-law (Europe) and μ-law (US & Japan) hardware compression / expanding

13 - 5

# McBSP Data Frame Diagram

Since McBSP is a synchronous serial data communication interface, all bits are time synchronized by a clock signal ("CLK" in Slide 13-6). The receiver and transmitter part can use different timings (clock signals "MCLKX" and "MCLKR")

A McBSP data frame is started by a frame sync signal ("FS") shown in Slide 13-6. Again the transmitter and receiver can use independent frame sync signals (transmitter: "MFSX", receiver: "MFSR").



A frame consists of multiple "words". The number of words is programmable between 1 and 128 words.

A "word" is a certain number of bits, which can be programmed as:

- 8
- 12
- 16
- 20
- 24 or
- 32 bits per word.

In addition, there is the option to initialize the McBSP to a "single" phase mode or in a "dual" phase mode. In the latter we can use different setups for "words per frame" and "bits per word" in phase 1 and in phase 2. In Lab exercise 13\_3 we will use a dual phase setup to send different stereo signals to right channel (phase 1) and left channel (phase 2) of the AIC23B audio codec.



Another operating mode of the McBSP is called "multi-channel" - mode, in which we can time slice a frame and process only preselected words of this frame. The following slide is an example, in which a codec sends 32 words per frame, but the F2833x reads only words 0, 5 and 27 from each frame. Since we will not use this mode in our lab exercises, we will not go deeper into details of this operating mode for now.



# Companding (Compressing + Expanding) Data

Companding (COMpressing and exPANDing) hardware allows compression and expansion of data in either  $\mu$ -law or A-law format. The companding standard employed in the United States and Japan is  $\mu$ -law. The European companding standard is referred to as A-law. The specifications for  $\mu$ -law and A-law log PCM are part of the CCITT G.711 recommendation.

The dynamic ranges of A-law and  $\mu$ -law are 13 bits and 14 bits, respectively. Any values outside this range are set to the most positive or most negative value. Thus, for companding to work best, the data transferred to and from the McBSP via the CPU or DMA controller must be at least 16 bits wide. The  $\mu$ -law and A-law formats both encode data into 8-bit code words. Companded data are always 8-bits wide; the appropriate word length bits (RWDLEN1, RWDLEN2, XWDLEN1 and XWDLEN2) must therefore be set to 0, indicating an 8-bit wide serial data stream.



When companding is chosen for the transmitter, compression occurs during the process of copying data from DXR1 to XSR1. The transmit data is encoded according to the specified companding law (A-law or  $\mu$ -law). When companding is chosen for the receiver, expansion occurs during the process of copying data from RBR1 to DRR1. The receive data values are decoded into twos-complement format.

# McBSP - clocking



- Data is shifted one bit at a time
  - from the DR pin to the RSR(s) or
  - from the XSR(s) to the DX pin.
- The receive clock signal (CLKR) controls bit transfers from the DR pin to the RSR(s).
- The transmit clock signal (CLKX) controls bit transfers from the XSR(s) to the DX pin.

13 - 10

Data words are shifted one bit at a time from the DR pin to the RSR(s) or from the XSR(s) to the DX pin. The time for each bit transfer is controlled by the rising or falling edge of the receiver and transmitter clock signals.

The receive clock signal (CLKR) controls bit transfers from the DR pin to the RSR(s).

The transmit clock signal (CLKX) controls bit transfers from the XSR(s) to the DX pin.

CLKR or CLKX can be derived from a pin at the boundary of the McBSP (slave mode) or derived from inside the McBSP (master mode).

The polarities of CLKR and CLKX are programmable.

Please note: The McBSP cannot operate at a frequency faster than ½ the LSPCLK frequency. When driving CLKX or CLKR at the pin, choose an appropriate input clock frequency. When using the internal sample rate generator for CLKX and/or CLKR, choose an appropriate input clock frequency and divide down value (CLKDV) (i.e., be certain that CLKX or CLK do not exceed LSPCLK/2).

### McBSP Frame Phases

The McBSP allows you to configure each frame to contain one or two phases. The number of words and the number of bits per word can be specified differently for each of the two phases of a frame, allowing greater flexibility in structuring data transfers. For example, you might define a frame as consisting of one phase containing two words of 16 bits each, followed by a second phase consisting of 10 words of 8 bits each. This configuration permits you to compose frames for custom applications or, in general, to maximize the efficiency of data transfers.



One clock pulse is generated by the master device for each data bit transferred. Due to a variety of different technology devices that can be connected to the I2C-bus, the levels of logic 0 (low) and logic 1 (high) are not fixed and depend on the associated level of  $V_{DD}$ . For details, see the data manual for your particular F2833x.

### **McBSP** Receive

The following process describes how data travels from the DR pin to the CPU or to the DMA controller:



- 1. The McBSP waits for a receive frame-synchronization pulse on the internal FSR.
- 2. When the pulse arrives, the McBSP inserts the appropriate data delay that is selected with the RDATDLY bits of register RCR2 (with 1 data bit delay shown in Slide 13-12 above).
- 3. The McBSP accepts data bits on the DR pin and shifts them into the receive shift register(s). If the word length is 16 bits or smaller, only RSR1 is used. If the word length is larger than 16 bits, RSR2 and RSR1 are used and RSR2 contains the most significant bits.
- 4. When a full word is received, the McBSP copies the contents of the receive shift register(s) to the receive buffer register(s), provided that RBR1 is not full with previous data. If the word length is 16 bits or smaller, only RBR1 is used. If the word length is larger than 16 bits, RBR2 and RBR1 are used and RBR2 contains the most significant bits.
- 5. The McBSP copies the contents of the receive buffer register(s) into the data receive register(s), provided that DRR1 is not full with previous data. When DRR1 receives new data, the receiver ready bit (RRDY) is set in SPCR1. This indicates that received data is ready to be read by the CPU or the DMA controller. If the word length is 16 bits or smaller, only DRR1 is used. If the word length is larger than 16 bits, DRR2 and DRR1 are used and DRR2 contains the most significant bits. If companding is used during the copy (RCOMPAND = 10b or 11b in RCR2), the 8-bit compressed data value in RBR1 is expanded to a left-justified 16-bit value in DRR1. If companding is disabled, the data value copied from RBR[1,2] to DRR[1,2] is justified and bit filled according to the RJUST bits.

6. The CPU or the DMA controller reads the data from the data receive register(s). When DRR1 is read, RRDY is cleared and the next RBR-to-DRR copy is initiated.

### McBSP Transmission

This section explains the fundamental process of transmission in the McBSP.



- 1. The CPU or the DMA controller writes data to the data transmit register(s). When DXR1 is loaded, the transmitter ready bit (XRDY) is cleared in SPCR2 to indicate that the transmitter is not ready for new data. If the word length is 16 bits or smaller, only DXR1 is used. If the word length is larger than 16 bits, DXR2 and DXR1 are used and DXR2 contains the most significant bits.
- 2. When new data arrives in DXR1, the McBSP copies the contents of the data transmit register(s) to the transmit shift register(s). In addition, the transmit ready bit (XRDY) is set. This indicates that the transmitter is ready to accept new data from the CPU or the DMA controller. If the word length is 16 bits or smaller, only XSR1 is used. If the word length is larger than 16 bits, XSR2 and XSR1 are used and XSR2 contains the most significant bits. If companding is used during the transfer (XCOMPAND = 10b or 11b in XCR2), the McBSP compresses the 16-bit data in DXR1 to 8-bit data in the  $\mu$ -law or A-law format in XSR1. If companding is disabled, the McBSP passes data from the DXR(s) to the XSR(s) without modification.
- 3. The McBSP waits for a transmit frame-synchronization pulse on the internal FSX.
- 4. When the pulse arrives, the McBSP inserts the appropriate data delay that is selected with the XDATDLY bits of XCR2. In the preceding timing diagram, a 1-bit data delay is selected.
- 5. The McBSP shifts data bits from the transmit shift register(s) to the DX pin.

# **McBSP - Interrupts and DMA**

The McBSP sends notification of important events to the CPU and DMA via the internal signals shown in Slide 13-14:

# McBSP - Interrupts and DMA

### **Internal Signals from McBSP to CPU or DMA:**

| Internal Signal | Description                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------|
| RINT            | Receiver Interrupt from McBSP to CPU; based on a selected condition in the receiver               |
| XINT            | Transmitter Interrupt from McBSP to CPU; based on a selected condition in the transmitter         |
| REVT            | Receive synchronization event from McBSP to DMA; triggered when data has been received in DRR.    |
| XEVT            | Transmit synchronization event from McBSP to DMA; triggered when DXR is ready to accept new data. |

13 - 14

# **McBSP Module Registers**

A register summary of the set of McBSP - Registers is shown at the following two slides:

# McBSP - Register Set

### McBSP Control & Data Registers:

| Register | Description                      |
|----------|----------------------------------|
| DRR2     | Data Receive Register 2 (high)   |
| DRR1     | Data Receive Register 1 (low)    |
| DXR2     | Data Transmit Register 2 (high)  |
| DXR1     | Data Receive Register 1 (low)    |
| SPCR2    | Serial Port Control Register 2   |
| SPCR1    | Serial Port Control Register 1   |
| RCR2     | Receive Control Register 2       |
| RCR1     | Receive Control Register 1       |
| XCR2     | Transmit Control Register 2      |
| XCR1     | Transmit Control Register 1      |
| SRGR2    | Sample Rate Generator Register 2 |
| SRGR1    | Sample Rate Generator Register 1 |

13 - 15

# McBSP - Register Set

### McBSP Multi Channel Control Registers:

| Register | Description                                  |   |   |  |  |  |
|----------|----------------------------------------------|---|---|--|--|--|
| MCR2     | Multichannel Control Register 2              |   |   |  |  |  |
| MCR1     | Multichannel Control Register 1              |   |   |  |  |  |
| RCERx    | Receive Channel Enable Register Partition x  |   |   |  |  |  |
| XCERx    | Transmit Channel Enable Register Partition x |   |   |  |  |  |
| PCR      | Pin Control Register                         |   |   |  |  |  |
| XCERB    | Transmit Channel Enable Register Partition B |   |   |  |  |  |
| PCR      | Pin Control Register Partition Ch            |   |   |  |  |  |
| MFFINT   | Interrupt Enable Register                    | А | 0 |  |  |  |
|          |                                              |   |   |  |  |  |

x = Partition A, B, C, D, E, F, G, H

A 0 - 15
B 16 - 31
C 32 - 47
D 48 - 63
E 64 - 79
F 80 - 95
G 96 - 111
H 112 - 127

13 - 16

## **Data Receive and Transmit Register**

The CPU or the DMA controller reads received data from one or both of the data receive registers. If the serial word length is 16 bits or smaller, only DRR1 is used. If the serial length is larger than 16 bits, both DRR1 and DRR2 are used and DRR2 holds the most significant bits.

|                          | a Receive Register (DRR2 and DRR1):                                                                 |   |
|--------------------------|-----------------------------------------------------------------------------------------------------|---|
| DDR2                     |                                                                                                     | 0 |
| 15                       | High part of receive data (for 20-, 24- or 32-bit data)                                             |   |
|                          | R/W-0                                                                                               |   |
| DDR1<br>15               |                                                                                                     | 0 |
| Recei                    | ve data (for 8-, 12-, or 16-bit data) or low part of receive data (for 20-, 24- or 32-bit data)     |   |
|                          | R/W-0                                                                                               |   |
| McRSP Data               |                                                                                                     |   |
|                          | a Transmit Register (DXR2 and DXR1):                                                                | : |
| McBSP Data               |                                                                                                     | • |
| DXR2                     |                                                                                                     |   |
| DXR2                     | a Transmit Register (DXR2 and DXR1):                                                                |   |
| DXR2                     | a Transmit Register (DXR2 and DXR1):  ——  High part of transmit data (for 20-, 24- or 32-bit data)  |   |
| DXR2<br>15<br>DXR1<br>15 | Transmit Register (DXR2 and DXR1):  High part of transmit data (for 20-, 24- or 32-bit data)  R/W-0 |   |
| DXR2<br>15<br>DXR1<br>15 | a Transmit Register (DXR2 and DXR1):  ——  High part of transmit data (for 20-, 24- or 32-bit data)  | 0 |

If the serial word length is 16 bits or smaller, receive data on the MDRx pin is shifted into receive shift register 1 (RSR1) and then copied into receive buffer register 1 (RBR1). The content of RBR1 is then copied to DRR1, which can be read by the CPU or by the DMA controller. The RSRs and RBRs are not accessible by the user.

If the serial word length is larger than 16 bits, receive data bits on the MDRx pin are shifted into both of the receive shift registers (RSR2, RSR1) and then copied into both of the receive buffer registers (RBR2, RBR1). The contents of the RBRs are then copied into both of the DRRs, which can be read by the CPU or by the DMA controller.

If companding is used during the copy from RBR1 to DRR1 (RCOMPAND = 10b or 11b), the 8-bit compressed data value in RBR1 is expanded to a left-justified 16-bit value in DRR1. If companding is disabled, the data copied from RBR[1,2] to DRR[1,2] is justified and bit filled according to the RJUST bits.

If the serial word length is 16 bits or fewer, data written to DXR1 is copied to transmit shift register 1 (XSR1). From XSR1, the data is shifted onto the DX pin one bit at a time. If the serial word length is more than 16 bits, data written to DXR1 and DXR2 is copied to both transmit shift registers (XSR2, XSR1). From the XSRs, the data is shifted onto the DX pin one bit at a time. If companding is used during the transfer from DXR1 to XSR1 (XCOMPAND = 10b or 11b), the McBSP compresses the 16-bit data in DXR1 to 8-bit data in the  $\mu$ -law or A-law format in XSR1. If companding is disabled, the McBSP passes data from the DXR(s) to the XSR(s) without modification.

## Serial Port Control Register 1 (SPCR1)



# Serial Port Control Register 2 (SPCR2)



# **Receive Control Register 1 (RCR1)**



# Receive Control Register 2 (RCR2)



# Transmit Control Register 1 (XCR1)



# **Transmit Control Register 2 (XCR2)**



## Sample Rate Generator Register 1 (SRGR1)



# Sample Rate Generator Register 2 (SRGR2)



# Pin Control Register (PCR)



# Interrupt Enable Register (MFFINT)



# Multichannel Mode Enable Registers (RCERx, XCERx)

We will not use the multichannel operation mode in our next lab exercises. Therefore we will not discuss these registers here. For more information about these registers and the multichannel operation mode please refer to user manual "TMS320F2833x Multichannel Buffered Serial Port (McBSP) Reference Guide", literature number: SPRUFB7A at <a href="https://www.ti.com">www.ti.com</a>.

In the next pages we will discuss the first external device of the Peripheral Explorer Board, which is connected via McBSP - A:

Stereo Audio Codec TLV320AIC23B

## Stereo Audio Codec TLV320AIC23B

Here is what the data sheet says:

"The TLV320AIC23B is a high-performance stereo audio codec with highly integrated analogue functionality. The analogue-to-digital converters (ADCs) and digital-to-analogue converters (DACs) within the TLV320AIC23B use multi-bit sigma-delta technology with integrated oversampling digital interpolation filters. Data-transfer word lengths of 16, 20, 24, and 32 bits, with sample rates from 8 kHz to 96 kHz, are supported. The ADC sigma-delta modulator features third-order multi-bit architecture with up to 90-dBA signal-to-noise ratio (SNR) at audio sampling rates up to 96 kHz, enabling high-fidelity audio recording in a compact, power-saving design. The DAC sigma-delta modulator features a second-order multi-bit architecture with up to 100-dBA SNR at audio sampling rates up to 96 kHz, enabling high-quality digital audio-playback capability, while consuming less than 23 milliwatts during playback only. The TLV320AIC23B is the ideal analogue input/output (I/O) choice for portable digital audio-player and recorder applications, such as MP3 digital audio players."

Wow, sounds impressive, doesn't it? But the question is: how can we get this device to work? And, more importantly, if it is running, can we explain why? So let us try to use it in a simple application first. At the end of this chapter we will use the internal DAC to "synthesize" an audio stereo output signal, based on the TMS320F2833x internal sine wave lookup table. With a headphone plugged into J25 of the Peripheral Explorer Board we can make this signal audible (or we use a scope to measure it).

To start with, let us start with a brief discussion of the functionality of this device. Here are the main features:

## Stereo Audio Codec TLV320AIC23B

#### Main Features:

- 90dB SNR Multibit Sigma-Delta ADC
- 100-dB SNR Multibit Sigma-Delta DAC
- 8 kHz ...96 kHz Sampling-Frequency
- SPI- Interface for Control Channel Compatible Serial-Port Protocols
- 2 Phase Audio Data Input/Output via McBSP
- Standard I2S, MSB, or LSB Justified-Data Transfers
- 16/20/24/32-Bit Audio Data Word Length
- Volume Control With Mute on Input and Output
- ADC Multiplexed Input for Stereo-Line Inputs and Microphone
- Highly Efficient Linear Headphone Amplifier (30 mW into 32 Ohm from a 3.3-V Analogue Supply Voltage

13 - 28

# **Functional Block Diagram**



The AIC23 is connected to the F2833x by the following signal lines:

| GPIO -MUX  | F2833x - Function | Description         | AIC23-signal |
|------------|-------------------|---------------------|--------------|
| GPIO20 = 2 | McBSPA - MDXA     | Audio data out      | DIN          |
| GPIO21 = 2 | McBSPA - MDRA     | Audio data in       | DOUT         |
| GPIO22 = 2 | McBSPA - MCLKXA   | Transmit clock      | BCLK         |
| GPIO23 = 2 | McBSPA - MFSXA    | Transmit frame sync | LRCIN        |
| GPIO58 = 1 | McBSPA - MCLKRA   | Receive Clock       | BCLK         |
| GPIO59 = 1 | McBSPA - MFSRA    | Receive frame sync  | LRCOUT       |
| GPIO16 = 1 | SPIA - SPISIMO    | Control data out    | SDIN         |
| GPIO18 = 1 | SPIA - SPICLK     | Control data clock  | SCLK         |
| GPIO19 = 1 | SPIA - SPISTE     | Slave trans. enable | /CS          |

#### Description:

• MXDA: serial audio data output stream from F2833x to AIC23

• MRDA: serial audio data input stream from AIC23 to F2833x

MCLKXA: McBSPA Transmit Bit Clock.

Generated by AIC23 (signal: "BCLK"; 12 MHz).

• MCLKRA: McBSPA Receive Bit Clock.

Generated by AIC23 (signal: "BCLK"; 12 MHz).

• MFSXA: McBSPA Frame Sync Transmit.

Generated by AIC23 (signal: "LRCIN"; 44.1 kHz).

MFSRX: McBSPA Frame Sync Transmit.

Generated by AIC23 (signal: "LRCIN"; 44.1 kHz).

SPISIMO: SPIA "Slave In - Master Out" - signal.

Generated by F2833x

• SPICLK: SPIA - clock signal.

Generated by F2833x (1.0 MHz).

• SPISTE: SPIA - "Slave Transmit Enable".

Generated by F2833x.

**Signal "BCLK"** is the data clock signal for the audio data transmission between the AIC23 and the F2833x. It defines the bit rate of the digital audio data stream. After a successful initialization of the AIC23, this 12 MHz - signal should look like:



**Signal "LRCIN"** is a 44.1 kHz - signal that starts the transmission of a new McBSP - frame. After a successful initialization it will look like this:



To generate the signal waveforms from above and to use the DAC of the codec to produce a sinusoidal stereo audio signal, we have to initialize the codec. The control channel of the AIC23 is connected to SPI-channel A of the F2833x (for SPI - details see also Chapter 10).

### Initialization of SPI - channel A

The SPI communication between the F2833x and the AIC23 will be used to initialize the operating mode of the AIC23. For the SPI-A setup, we only need to perform a simple initialization:

- Register SPICCR:
  - o SPICHAR: 16 bit character transmission
  - o CLKPOLARITY: Clock polarity: Output on falling edge
  - o SPILBK: no loopback mode
  - o SPISWRESET: release from RESET
- Register SPIBRR:
  - $\circ$  SPI-clock = LSPCLK / (BRR +1)
- Register SPICTL:
  - o MASTER SLAVE: Master
  - o CLK\_PHASE: no
  - o Disable interrupts
  - o Enable Talk

## **Initialization of the AIC23**

To initialize the AIC23, we have to send a series of SPI - commands. Let us inspect the command structure of the AIC23. A control word consists of 16 bits, starting with the MSB. The control word is divided into two parts. The first part (bits 15 - 9) is the AIC23 register address block; the second part (bits 8 - 0) is the data block.

The TLV320AIC23B has the following set of registers, which are used to program the modes of operation:

| ADDRESS | REGISTER                                |
|---------|-----------------------------------------|
| 0000000 | Left line input channel volume control  |
| 0000001 | Right line input channel volume control |
| 0000010 | Left channel headphone volume control   |
| 0000011 | Right channel headphone volume control  |
| 0000100 | Analog audio path control               |
| 0000101 | Digital audio path control              |
| 0000110 | Power down control                      |
| 0000111 | Digital audio interface format          |
| 0001000 | Sample rate control                     |
| 0001001 | Digital interface activation            |
| 0001111 | Reset register                          |
|         |                                         |

When we initialize the AIC23 to accept a stereo audio data stream, we have to initialize this list of registers. This requires the merging of the 7-bit register address (15-9) with the 8-bit data (8-0), before it will be transmitted as a 16 - bit result via SPI. Please try to follow the given sequence:

#### 1. Reset Register

Clear all 8 data bits to zero.



#### 2. Power Down Control Register

Switch OFF: LINE, MIC, ADC, DAC and OUT. Switch ON: OSC, CLK and OFF.

#### 3. Left Headphone Volume Control Register

- Set Left Headphone Volume (LHV) to 0dB.
- Enable Left Zero Crossing (LZC) to update volume on zero crossing only.

### Stereo Audio Codec TLV320AIC23B

#### Left Channel Headphone Volume Control Register:

Left Channel Headphone Volume Control (Address: 0000010)

| BIT      | D8  | D7  | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----------|-----|-----|------|------|------|------|------|------|------|
| Function | LRS | LZC | LHV6 | LHV5 | LHV4 | LHV3 | LHV2 | LHV1 | LH∨0 |
| Default  | 0   | 1   | 1    | 1    | 1    | 1    | 0    | 0    | 1    |

LRS = Left / Right simultaneous update volume (0 = OFF, 1 = ON)

LZC = Left channel zero cross (0 = OFF, 1 = ON). If ON, volume updates only at zero crossings

LHV = Left Headphone Volume (0x7F = +6dB; 0x79 = 0dB; 0x30 = -73dB (mute)

#### Right Channel Headphone Volume Control Register:

Right Channel Headphone Volume Control (Address: 0000011)

| BIT      | D8  | D7  | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----------|-----|-----|------|------|------|------|------|------|------|
| Function | RLS | RZC | RHV6 | RHV5 | RHV4 | RHV3 | RHV2 | RHV1 | RHV0 |
| Default  | 0   | 1   | 1    | 1    | 1    | 1    | 0    | 0    | 1    |

RLS = Right / Left simultaneous update volume (0 = OFF, 1 = ON)

RZC = Right channel zero cross (0 = OFF, 1 = ON). If ON, volume updates only at zero crossings

RHV = Right Headphone Volume (0x7F = +6dB; 0x79 = 0dB; 0x30 = -73dB (mute)

13 - 32

#### 4. Right Headphone Volume Control Register

- Set Right Headphone Volume (RHV to 0dB).
- Enable Right Zero Crossing (RZC) to update volume on zero crossing only.

#### 5. Analogue Audio Path Control Register

- Switch ON the DAC.
- Mute the Microphone.
- Microphone boost = 0dB.
- Audio Input Select = Line.
- Disable ADC and DAC Bypass mode.
- Switch OFF the Microphone Side Tone

### Stereo Audio Codec TLV320AIC23B

#### Analogue Audio Path Control Register:

Analog Audio Path Control (Address: 0000100)

| BIT      | D8   | D7   | D6   | D5  | D4  | D3  | D2    | D1   | <b>D</b> 0 |
|----------|------|------|------|-----|-----|-----|-------|------|------------|
| Function | STA2 | STA1 | STA0 | STE | DAC | BYP | INSEL | MICM | MICB       |
| Default  | 0    | 0    | 0    | 0   | 0   | 1   | 0     | 1    | 0          |

MICB = Microphone boost (0 = 0dB; 1 = 20dB)

MICM = Microphone mute (0 = normal; 1 = muted)

**INSEL** = Input Select for Audio (0 = line; 1 = Microphone)

BYP = Bypass (0 = disabled; 1 = enabled (line in to line out))

DAC = DAC select (0 = DAC OFF; 1 = DAC ON)

STE = Added Side Tone ( 0 = OFF; 1 = ON)

STA = Side Tone Volume (If STE = ON, MIC is routed both to headphone & line out ).

| STE | STA2 | STA1 | STA0 | ADDED SIDETONE |
|-----|------|------|------|----------------|
| 1   | 1    | Х    | X    | 0 dB           |
| 1   | 0    | 0    | 0    | -6 dB          |
| 1   | 0    | 0    | 1    | -9 dB          |
| 1   | 0    | 1    | 0    | −12 dB         |
| 1   | 0    | 1    | 1    | −18 dB         |
| 0   | X    | Х    | X    | Disabled       |

13 - 33

#### 6. Digital Audio Path Control Register

• Enable ADC High Pass Filter, Disable De - emphasis, disable DAC soft mute.

## Stereo Audio Codec TLV320AIC23B

#### Digital Audio Path Control Register:

Digital Audio Path Control (Address: 0000101)

|   |          |    |    |    | ,  |    |      |        |        |       |
|---|----------|----|----|----|----|----|------|--------|--------|-------|
| I | BIT      | D8 | D7 | D6 | D5 | D4 | D3   | D2     | D1     | D0    |
| ı | Function | Х  | X  | X  | Х  | Х  | DACM | DEEMP1 | DEEMP0 | ADCHP |
| ı | Default  | 0  | 0  | 0  | 0  | 0  | 1    | 0      | 0      | 0     |

ADCHP = ADC High Pass Filter (0 = enabled; 1 = disabled)

DEEMP = De-emphasis control (0 = disabled, 1 = 32kHz, 2 = 44.1kHz, 3 = 48kHz)

DACM = DAC soft mute (0 = disabled; 1 = enabled)

13 - 34

#### 7. Digital Audio Interface Format Register

### Stereo Audio Codec TLV320AIC23B

#### Digital Audio Interface Format Register:

Digital Audio Interface Format (Address: 0000111)

| BIT      | D8 | D7 | D6 | D5     | D4  | D3   | D2   | D1   | D0   |
|----------|----|----|----|--------|-----|------|------|------|------|
| Function | Х  | Х  | MS | LRSWAP | LRP | IWL1 | IWL0 | FOR1 | FOR0 |
| Default  | 0  | 0  | 0  | 0      | 0   | 0    | 0    | 0    | 1    |

FOR = Data Format 0 = MSB first, right aligned

1 = MSB first, left aligned

2 = I2S - Format, MSB first, left -1 aligned

3 = DSP - Format; Frame sync followed by 2 words

IWL = Input word length 0 = 16 bit

1 = 20 bit 2 = 24 bit 3 = 32 bit

LRP = DAC left /right phase 0 = right channel on and LRCIN = high

1 = right channel on and LRCIN = low

LRSWAP = DAC left / right swap (0 = NO, 1 = YES)

MS = Master Mode ( 0 = Slave; 1 = Master)

13 - 35

FOR: set to DSP-ModeIWL: set to 32 - bit mode

• LRP: Right Channel with LRCIN = low

LRSWAP: no swapMS: set to Master

#### 8. Sample Rate Control Register

- Set USB Mode.
- Set BOSR to 272 fs.
- Set SR to 44.1 kHz for ADC and DAC

### Stereo Audio Codec TLV320AIC23B

#### Sample Rate Control Register:

Sample Rate Control (Address: 0001000)

| BIT      | D8 | D7     | D6    | D5  | D4  | D3  | D2  | D1   | D0         |
|----------|----|--------|-------|-----|-----|-----|-----|------|------------|
| Function | Х  | CLKOUT | CLKIN | SR3 | SR2 | SR1 | SR0 | BOSR | USB/Normal |
| Default  | 0  | 0      | 0     | 1   | 0   | 0   | 0   | 0    | 0          |

USB = Clock Mode Select (0 = Normal, 1 = USB)

**BOSR = Base Oversampling Rate** 

USB - Mode: 0 = 250fs, 1 = 272fs; Normal - Mode: 0 = 256fs; 1 = 384fs

SR = Sampling Rate In the USB mode, the following ADC and DAC sampling rates are available:

| SAMPLI       | NG RATE <sup>†</sup> |             |     | SAMPLING- | RATE CONTROL | SETTINGS |      |
|--------------|----------------------|-------------|-----|-----------|--------------|----------|------|
| ADC<br>(kHz) | DAC<br>(kHz)         | FILTER TYPE | SR3 | SR2       | SR1          | SR0      | BOSR |
| 96           | 96                   | 3           | 0   | 1         | 1            | 1        | 0    |
| 88.2         | 88.2                 | 2           | 1   | 1         | 1            | 1        | 1    |
| 48           | 48                   | 0           | 0   | 0         | 0            | 0        | 0    |
| 44.1         | 44.1                 | 1           | 1   | 0         | 0            | 0        | 1    |
| 32           | 32                   | 0           | 0   | 1         | 1            | 0        | 0    |
| 8.021        | 8.021                | 1           | 1   | 0         | 1            | 1        | 1    |
| 8            | 8                    | 0           | 0   | 0         | 1            | 1        | 0    |
| 48           | 8                    | 0           | 0   | 0         | 0            | 1        | 0    |
| 44.1         | 8.021                | 1           | 1   | 0         | 0            | 1        | 1    |
| 8            | 48                   | 0           | 0   | 0         | 1            | 0        | 0    |
| 8.021        | 44.1                 | 1           | 1   | 0         | 1            | 0        | 1    |

CLKIN = Clock Input Divider (0 = MCLK; 1 = MCLK/2) CLKOUT = Clock Output Divider (0 = MCLK; 1 = MCLK/2)

13 - 36

### 9. Digital Interface Activation Register

• Activate Interface

### Stereo Audio Codec TLV320AIC23B

Digital Interface Activation Register:

Digital Interface Activation (Address: 0001001)

| BIT      | D8 | D7  | D6  | D5 | D4 | D3 | D2 | D1 | D0  |
|----------|----|-----|-----|----|----|----|----|----|-----|
| Function | X  | RES | RES | X  | X  | X  | X  | X  | ACT |
| Default  | 0  | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0   |

ACT = Activate Interface (0 = NO, 1 = YES)

RES = reserved

13 - 37

#### 10. Power Down Control Register

• As a final step, activate everything except Microphone.

Power Down Control (Address: 0000110)

| BIT      | D8 | D7  | D6  | <b>D</b> 5 | D4  | D3  | D2  | D1  | D0   |
|----------|----|-----|-----|------------|-----|-----|-----|-----|------|
| Function | X  | OFF | CLK | osc        | OUT | DAC | ADC | MIC | LINE |
| Default  | 0  | 0   | 0   | 0          | 0   | 0   | 1   | 1   | 1    |

1 = OFF, 0 = ON

# Lab Exercise 13\_1: single audio tone

# **Objective**

After the previous extensive (and probably boring) description of control registers for McBSP and the stereo audio codec AIC23B it is time for experiments. In Lab13\_1 we will use the DAC of the AIC23B to synthesize a signal of 200 Hz on both the left and right headphone channels. In Lab 13\_2 we will improve the code to use interrupts. Finally, in Lab13\_3 we will generate two independent signals on the left and right stereo channels. Since we will generate audio signals, they do have to be **sinusoidal** - we have to update the DAC periodically - exactly at 44.1 kHz. To do so, we will initialize the codec to operate at this frequency - a typical frequency for audio devices, such as CD - Players or MP3 - devices.

The question is: How do we generate a sinusoidal output value? One answer could be: "Use the trigonometric function  $y = \sin(x)$ ." However, the call to a trigonometric function is a time - consuming task and in time - critical applications we would need to make this function faster. A better solution is to use a "look-up-table". In such a table, we pre-calculate the values, we will need in the code. For example, for  $y = \sin(x)$ , we could calculate 360 sine - values for a 360° unit circle, to obtain 360 points for interpolation.

Fortunately Texas Instruments already implemented a **sine - wave look - up table** in the boot - ROM memory of the F2833x! It consists of 512 entries for a unit circle of  $360^{\circ}$ , which will give us a next value at 360 degree / 512 = 0.7 degree. The values of this table are 32 bit wide and stored in fractional I2Q30 - format (range -2.0 ... +1.9999). The table starts at address 0x3FE000 with value  $y = \sin(0)$ , followed by value  $y = \sin(0.7)$  and so on. We will use this table for the labs in this chapter.

But let us first inspect this sine look-up table:

- Open a memory window (**View** → **Memory**)
- In the top left corner of the memory window, enter address **0x3FE000**
- In the bottom left corner, change the data type to: **32 Bit Signed Integer**
- Open the properties of memory window (right mouse click) and change Q Value to 30:





#### **Preface**

Before we start the laboratory procedure, it would be helpful to summarize the necessary steps to initialize the audio codec. The control channel of the AIC23B is connected to interface SPI-A. Of the F2833x and the audio data stream is interfaced to McBSP. Here is what we have to do:

#### SPI - A - Initialization

To initialize the control channel of the AIC23B, we have to set up the SPI - A unit of the F2833x. Since we will not use SPI - interrupts or SPI - FIFO units for this first exercise, the initialization sequence is quite simple:

#### For Register "SPICCR":

- First hold SPI-A in Reset (Bit "SPIWRESET")
- Select16 bit Mode (Bit field "SPICHAR")
- Select output data on falling edge of clock (Bit "CLKPOLARITY")
- Disable loopback Mode (Bit "SPILBK")
- Finally, release SPI A from Reset (Bit "SPIWRESET")

#### For Register "SPICTL":

- Select Master Mode (Bit "MASTER\_SLAVE")
- Select no clock delay (Bit "CLK\_PHASE")
- Enable SPI transmissions (Bit "TALK")
- Disable Interrupts (Bits "SPIINTENA" and "OVERRUNINTENA")

#### For Register "SPIBRR":

• Although the data rate of this channel is not really critical, because SPI-A is used for initialization purpose only, let us agree to initialize it to 1 MBit/s. Assuming that you have not changed the provided function "InitSysCtrl()" from Texas Instruments

Header Files, your F2833xControlCard will run at 150 MHz (SYSCLKOUT) and with a LSPCLK = 37.5 MHz The SPI - data rate is calculated as:

$$SPI - data - rate$$

$$= \frac{LSPCLK}{SPIBRR + 1}$$

• Load Register SPIBRR with the calculated value.

In preparation for Lab13\_1, we can write a new function "SPIA\_init()", which covers the initialization steps discussed above.

## AIC23B Control Command Sequence

Next, we need to prepare the control sequence for the AIC23B. Please refer to pages 13-27 of this textbook module, where we discussed the AIC23B registers. Now we have to define the initialization sequence:

1. Apply a Reset - command to the Reset Register.

Hint: The address of the Reset-Register is 0001111 (see Slide 13-31). A reset command consists of 9 zero bits 0000 0000 0. The resulting 16 - bit value is 0x1E00. Send this value as first command via SPI-A to the AIC23B.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 0  | 0  | 0  | 1  | 1  | 1  | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

2. Address the Power - Down - Control Register (Slide 13-31). For now switch OFF "Line", "Mic", "ADC", "DAC", and "OUT". Switch to ON bits for "OSC", "CLK" and "OFF". Fill in the values for all 16 bits in the table below:

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

3. Address the Left Headphone Control Register (Slide 13-32). Switch ON "LZC" and set "LHV" to volume = 0 db. LZC is the left zero crossing. When ON, it changes volume levels only at the zero crossing of the sinusoidal signal.

|    | · · · J |    |    |    | 0  |   |   |   |   |   |   |   |   |   |   |
|----|---------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 15 | 14      | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |         |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

4. Address the Right Headphone Control Register (Slide 13-32). Switch ON "RZC" and set "RHV" to volume = 0 db. RZC is the right zero crossing. When ON, it changes volume levels only at the zero crossing of the sinusoidal signal.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

5. Address the Analogue Audio Path Control Register (Slide 13-33). Enable the DAC and mute the microphone. Disable bypass and side tone. Set Audio Input to "Line".

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

6. Address the Digital Audio Path Control Register (Slide 13-34). Set all 9 data bits to zero.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

7. Address the Digital Audio Interface Format Register (Slide 13-35). Set the AIC23B to Master Mode (MS). Set the data format to DSP (FOR). Set the input word length to 32 bit (IWL). Set LRP to 1 (right channel when LRCIN = low). Do not swap the DAC - channels (LRSWAP).

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

8. Address the Sample Rate Control Register (Slide 13-36). Select USB-Mode (USB). Select 44.1 kHz both for ADC and DAC (SR and BOSR). Set CLKIN and CLKOUT to MCLK.

9. Address the Digital Interface Activation Register (Slide 13-37). Activate the interface (ACT).

| (  | - , · |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
|----|-------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
| 15 | 14    | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |       |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

10. Address the Power - Down - Control Register (Slide 13-31). Turn on everything except the microphone (MIC).

|    | T  |    | (1.110) | •  |    |   |   |   |   |   |   |   |   |   |   |
|----|----|----|---------|----|----|---|---|---|---|---|---|---|---|---|---|
| 15 | 14 | 13 | 12      | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |    |    |         |    |    |   |   |   |   |   |   |   |   |   |   |

### McBSP - A Initialization Sequence

To be able to send audio data to the AIC23B we also have to initialize McBSP-A.

- 1. Register Serial Port Control 1 (**SPCR1**) see Slide 13-18:
  - Reset Receiver. We don't use the McBSP-Receiver for Lab13\_1

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

- 2. Serial Port Control 2 Register (**SPCR2**) see Slide 13-19:
  - Do not stop McBSP on JTAG Breakpoints (Bit "FREE")
  - Request Transmit Interrupt Service on Frame Sync Pulse (Bit field "XINTM")
  - Release Frame Sync Logic from Reset (Bit "FRST")
  - Release Sample Rate Generator from Reset (Bit "GRST")
  - Set all remaining bits to zero.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

- 3. Interrupt Enable Register (**MFFINT**) see Slide 13 27:
  - Enable Transmit Interrupts (XINT)
  - Disable Receive Interrupts (RINT)

|    | Dibaci | 0 1100 | 01 10 11. | 1001161 | 765 (111 | 111) |   |   |   |   |   |   |   |   |   |
|----|--------|--------|-----------|---------|----------|------|---|---|---|---|---|---|---|---|---|
| 15 | 14     | 13     | 12        | 11      | 10       | 9    | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |        |        |           |         |          |      |   |   |   |   |   |   |   |   |   |

- 4. Transmit Control Register 1 (**XCR1**) see Slide 13 22:
  - Select "32 bit" data in phase 1 (XWDLEN1)
  - Select 1 word in phase 1 (XFRLEN1)

| •  | JCICCI | 1 WOI | u m pi | iasc i | (231.1) |   | · <i>)</i> |   |   |   |   |   |   |   |   |
|----|--------|-------|--------|--------|---------|---|------------|---|---|---|---|---|---|---|---|
| 15 | 14     | 13    | 12     | 11     | 10      | 9 | 8          | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|    |        |       |        |        |         |   |            |   |   |   |   |   |   |   |   |

- 5. Transmit Control Register 2 (**XCR2**) see Slide 13 23:
  - Select "Dual Phase" Frame (XPHASE). We will use phase 1 for the left audio signal and phase 2 for the right signal
  - Select "32 bit" data in phase 2 (XWDLEN2)
  - Select 1 word in phase 2 (XFRLEN2)
  - Set data delay to 1 clock cycle after frame sync (XDATDLY)
  - Disable Compand, MSB first (XCOMPAND)

|  | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | თ | 2 | 1 | 0 |
|--|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|--|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|

|  |  |  |  |  |  |  | 1 |
|--|--|--|--|--|--|--|---|
|  |  |  |  |  |  |  |   |

- 6. Sample Rate Generator Register 2 (SRGR2) see Slide 13 25:
  - Select pin MCLKX as source for sample clock (bit "CLKSM").
  - Set all remaining bits to zero.

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

- 7. Pin Control Register (PCR) see Slide 13 26:
  - Select external pulses for Receive and Transmit Frame Sync (Bits "FSXM" and "FSRM").
  - Select external clock from pin MCLKX (Bit "CLKXM")
  - Select external clock from pin MCLKR (Bit "CKLRM")
  - Set Bit "SCLKME" = 1 to select MCLKX as clock source for sample rate generator
  - Select Frame Sync Polarity as "active low" (Bits "FSXP" and "FSRP")
  - Select Transmit Clock polarity to "rising edge" (Bit "CLKXP")
  - Select Receive Clock Polarity to "rising edge" (Bit "CLKRP")

| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|    |    |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

### **AIC23B Exercises:**

#### Lab13 1:

- Initialize SPI-A as control channel for AIC23B
- Initialize McBSP-A as data channel for AIC23B
- AIC23B is master and sends the 12MHz base clock
- AIC23B sends a 44.1 kHz frame sync signal to McBSP
- Send a sinusoidal signal, based on the BOOT-ROM look-up table to the DAC of the AIC23B; sample rate is 44.1 kHz

#### Lab13 2:

- Send two different signals to left and right audio channel
- Add volume control

#### Lab13 3:

Improvement of Lab13\_2; reduce Interrupt Service time

13 - 38

### **Procedure**

Now we are ready to code a new project for Lab13 1:

# **Open Files, Create Project File**

- 1. Using Code Composer Studio, create a new project called **Lab13.pjt** in C:\DSP2833x\Labs (or in another path that is accessible by you; ask your teacher or a technician for an appropriate location!).
- 2. A good point to start with is the source code of Lab6.c, which produces a hardware based time period using CPU core timer 0. Open file Lab6.c from C:\DSP2833x\Lab6\ab6 and save it as Lab13 1.c in C:\DSP2833x\Lab6\Lab13.
- 3. Add the source code file to your project:
  - Lab13\_1.c
- 4. From  $C: \frac{c28}{dsp2833x} \frac{33x}{DSP2833x}_{headers}$  add:
  - DSP2833x GlobalVariableDefs.c

From  $C: \frac{c28}{dsp2833x} \frac{33x}{DSP2833x}$  common\source add:

- DSP2833x PieCtrl.c
- DSP2833x PieVect.c
- DSP2833x\_CpuTimers.c
- DSP2833x DefaultIsr.c
- DSP2833x\_SysCtrl.c
- DSP2833x CodeStartBranch.asm
- DSP2833x ADC cal.asm
- DSP2833x usDelay.asm

From  $C:\langle tidcs \rangle c28 \rangle dsp2833x \rangle v131 \rangle DSP2833x headers \rangle cmd$  add:

DSP2833x Headers nonBIOS.cmd

From  $C: \langle tidcs \rangle (28) \langle dsp2833x \rangle (v131) \langle DSP2833x \rangle (common) \langle cmd \rangle$  add:

28335\_RAM\_Ink.cmd

From  $C:\CCStudio\_v3.3\C2000\cgtools\lib\$  add:

rts2800 fpu32.lib

### **Project Build Options**

5. Set up the search path to include the peripheral register header files. Click:

### Project → Build Options

Select the Compiler tab. In the Preprocessor Category, find the Include Search Path (-i) box and enter:

# C:\tidcs\C28\dsp2833x\v131\DSP2833x\_headers\include; C:\tidcs\C28\dsp2833x\v131\DSP2833x\_common\include

• Next, set up the floating - point support for the C - compiler. Inside Build Options, select the Compiler tab. In the "Advanced" category, set "Floating Point Support" to:

#### fpu32

• Setup the stack size: Inside Build Options, select the Linker tab and enter the following number in the Stack Size (-stack) box:

400

Close the Build Options Menu by Clicking **<OK>**.

# **Preliminary Test**

6. So far we only created a new project "Lab13.pjt", with the same functionality as in Lab6. A good step would be to rebuild Lab13, load the code into the controller and verify the binary counter at LEDs LD1 to LD4 of the Peripheral Explorer Board.

The LEDs should display the counter at 100 milliseconds time steps.

If not: Debug!

# **Change the GPIO - Multiplex Registers**

- 7. Open file "Lab13\_1.c" and edit the function "Gpio\_select()":
  - The control channel of the AIC23B is connected to the SPI-A interface. Change the setup for multiplex register "GPAMUX2" to use SPI-A at pins GPIO16 (SPISIMO), 18(SPICLK) and 19(SPISTE).
  - The digital audio data channel to and from the AIC23B uses the McBSP-A interface. Change the setup for multiplex register "GPAMUX2" to use McBSP-A functions on pins GPIO20 (MDXA), 21(MDRA), 22 (MCLKXA) and 23 (MFSXA). With the help of register "GPAQSEL2", set all four lines to "asynchronous".
  - For register "GPBMUX2", select two more McBSP-A signals at pin 58 (MCLKRA) and pin 59 (MFSRA).

### Remove code from Lab6

8. In the function "main()", remove the local variable "counter" and the all the code inside the while(1) -loop that is related to the variable "counter".

Please note: although we do not need CPU Timer 0 and its interrupt service routine for lab exercise 13\_1, we keep this unit in our code, (a) as an exercise to have multiple interrupt sources and (b) as a placeholder for further extensions to this lab exercise.

### **Add SPI-A Initialzation Code**

- 9. At the end of "Lab13\_1", add a function "SPIA\_Init()" to initialize the interface for SPI-A. In the preface of this exercise (page 13-34), we discussed all necessary initialization steps.
- 10. At the beginning of "Lab13\_1", add a function prototype for "SPIA\_Init()".
- 11. In "main()", after the function call to "Gpio\_select()", add a function call to "SPIA\_Init()".

### Add McBSP-A Initialzation Code

- 12. At the end of "Lab13\_1", add the function "McBSPA\_Init()" to initialize the interface for McBSP-A. In the preface of this exercise (pages 13-36 and 13-37), we discussed all the necessary initialization steps.
- 13. At the beginning of "Lab13\_1", add a function prototype for "McBSPA\_Init()".
- 14. In "main()", after the function call to "SPIA\_Init()", add a function call to "McBSPA\_Init()".

### Initialize the codec AIC23B

15. At the end of "Lab13\_1" add the function "AIC23\_Init()" to initialize the AIC23B stereo audio codec. The initialization process is a sequence of SPI - A commands that must be transmitted from the F2833x to the AIC23. In the Preface for this lab we discussed the necessary commands (pages 13-35 and 13-36).

The code in function "AIC23\_Init()" must consist of a series of write commands of 16-bit words into register "SPITXBUF", followed by a wait construction for the end of the transmission and a dummy read of SPIRXBUF to clear the interrupt flag:

```
SpiaRegs.SPITXBUF = command_1;
while (SpiaRegs.SPISTS.bit.INT_FLAG != 1);
i = SpiaRegs.SPIRXBUF;
SpiaRegs.SPITXBUF = command_2;
while (SpiaRegs.SPISTS.bit.INT_FLAG != 1);
i = SpiaRegs.SPIRXBUF;
```

- 16. At the beginning of "Lab13\_1", add a function prototype for "AIC23\_Init()".
- 17. In "main()", after the function call to "McBSPA\_Init()" add a function call to "AIC23 Init()".

# Change the Interrupt Structure for Lab13\_1

18. We will use the McBSP - Transmit Frame - Sync signal, which is generated by the AIC23B at a frequency of 44.1 kHz, to request an interrupt service. This interrupt service routine will be used to send the next pair of stereo amplitude values for the sinusoidal audio signal to the AIC23B. In main, search for the line, that we used to overload the PieVectTable with the address of function "cpu\_timer0\_isr()". After that line add:

### PieVectTable.MXINTA = &McBSP\_A\_TX\_isr;

19. By adding a new code - line enable the PIE - interrupt - line McBSP-A (which is PIE line 6, interrupt number 6):

```
PieCtrlRegs.PIEIER6.bit.INTx6 = 1;
```

- 20. Change the line to enable interrupt lines in Register **IER**. Now we have to enable line INT1 (CPU Timer 0) and line INT6 (McBSP-A).
- 21. At the beginning of "Lab13\_1", add a function prototype for the interrupt function "McBSP A TX isr()".

# Add global variables and IQ-Math

22. At the beginning of "Lab13\_1.c", add two global variables:

float volume = 0.2; // relative sound volume control (0...1) unsigned int fsin= 220; // audio stereo sine frequency in Hertz

23. Also at the beginning of "Lab13\_1.c" add a global array variable "sine\_table[512]" to obtain access to the ROM - sine - value lookup-table. This table consists of 512 values for a unit circle (see page 13-33) in I2Q30 - format. A "pragma DATA\_SECTION" directive will connect this variable to a linker symbol "IQmathTables", which is defined in file "28335\_RAM\_lnk.cmd":

```
#pragma DATA_SECTION(sine_table,"IQmathTables");
_iq30 sine_table[512];  // lookup-table 512 values in I2Q30 (+1...-1)
```

24. The new data type "\_iq30" is defined in another header file, provided by Texas Instruments and called "IQmathLib.h". Include this file in your source code "Lab13\_1.c":

#### #include "IQmathLib.h"

25. In project build options, extent the include search path. To the existing entries in "Project Build - Compiler - Preprocessor - Include Search Path" add a new entry (after a semicolon):

#### :C:\tidcs\c28\IQmath\v15a\include

Note: Depending on the installation on your PC, the IQ-Math library can be installed at a different location. If the IQ-math - library is not installed at all, search for "sprc087" on Texas Instruments website (<a href="www.ti.com">www.ti.com</a>) and download it from there.

26. Add the IQ-Math - Library to your project. From C:\tidcs\c28\IQmath\v15a\lib add:

#### IQmath.lib

### Calculate new DAC - Value

Before we go into the coding details, we need to discuss how to calculate the next amplitude based on the sine-lookup-table in boot-ROM.

The sine table consists of 512 entries for 360 degrees. If we would read the next value each time we get a frame synch pulse ( $f_{frame} = 44.1 \text{ kHz}$ ), we would generate a resulting signal of

$$f_{signal} = \frac{f_{frame}}{512} = \frac{44.1 \, kHz}{512} = 86 \, Hz$$
 [1]

To produce a higher signal frequency  $f_{signal}$ , we have to reduce the number of sample points taken from the table. For example, if we were to take every other sample point (Step\_Size = 2), we would obtain:

$$f_{signal} = \frac{f_{frame}}{512} = \frac{44.1 \text{ kHz}}{\frac{512}{\text{Stev Size}}} = \frac{\text{StepSize} * 44.1 \text{ kHz}}{512} = \frac{2*44.1 \text{ kHz}}{512} = 172 \text{ Hz}$$
 [2]

Rearranging this formula to Step\_Size gives:

$$Step\_Size = \frac{f_{signal} *512}{f_{frame}}$$
 [3]

For example to produce a signal of  $f_{signal} = 100$  Hz we would need a Step\_Size of 1.16.

To calculate the next index into the look-up - table (*lut\_idx*) we have to multiply the linear index by Step\_Size:

$$lut\_idx = linear\_idx * Step\_Size$$
 [4]

The linear index "linear\_idx" (0...511) is incremented with each 44.1 kHz - Interrupt. The look-up - table index "lut\_idx" is the resulting integer index into the sine - table. The final equation to calculate the next index is:

$$lut_i dx = linear_i dx * \frac{f_{signal} *512}{f_{frame}}$$
 [5]

This formula will be used to read the next lookup table value, which is a value between +1 and -1 in I2Q30 - Format. We will multiply this value with the relative value "volume" (0...1) for volume control. A conversion function "\_IQ30()" can be used to convert a float type "volume" into an I2Q30 type. The multiply is done using function "\_IQ30mpy()":

The result of the multiply operation is an I2Q30 - number. The AIC23B expects it as a 'per unit' value or, in other words an I1Q31 - number. When we left shift the amplitude by 1 bit, we have the final value for the AIC23B:

Now let us resume the lab procedure!

# **Add McBSP - Transmit Interrupt Service**

27. At the beginning of "Lab13\_1.c", add a function prototype for a new interrupt service function:

### interrupt void McBSP\_A\_TX\_isr(void);

- 28. At the end of "Lab13\_1.c", add a new interrupt service function "McBSP\_A\_TX\_isr()". This function will be called by the frame sync signal (MFSXA), which is produced by the AIC23B as signal "LCRIN" at a frequency of 44.1 kHz. With this pulse, the AIC23B requests a new pair of amplitude values for the right and left stereo audio channel of its DAC. We have to include the following steps in the function "McBSP A TX isr()":
  - First, we need three local variables:

```
static unsigned int linear_idx=0;
unsigned int lut_idx;
long amplitude;
```

- Next, calculate "lut\_idx" according Equation [5] from page 3-42.
- If the result of the calculation for "lut\_idx" is greater than 511, reset both "linear\_idx" and "lut\_idx" to zero.
- Calculate a new amplitude for the audio signal according equation [6] and [7].
- Load register McspaRegs.DXR2 with the upper 16 bits of "amplitude".
- Load register McspaRegs.DXR1 with the lower 16 bits of "amplitude".
- Increment variable "linear\_idx". If the value exceeds 511, reset it to zero.
- Finally, acknowledge PIE Interrupt Group 6:

PieCtrlRegs.PIEACK.bit.ACK6 = 1;

# **Build, Load and Run**

29. Click the "Rebuild All" button or perform:

| Project | 7 Bulla        |
|---------|----------------|
| File    | → Load Program |
| Debug   | → Reset CPU    |
| Debug   | → Restart      |
| Debug   | → Go main      |
| Debug   | → Run(F5)      |
|         |                |

30. Connect headphones to J25 (Headphone - Out) of the Peripheral Explorer Board. A signal of 220 Hz should be audible on the right and left ear pieces. Or use an oscilloscope to measure the signal amplitudes on J25 left and right channels:



Right (yellow) and left (blue) stereo audio signal at headphone connector J25

31. Modify the values in variables "fsin" and "volume" to change the signal on the head-phones:



Note: If you use "real-time debug mode", which we already used in previous chapters, you can change the variables whilst the code is running!

# Lab Exercise 13\_2: Dual audio tone

# **Objective**

In Lab13\_1, we generated a single frequency on both audio channels. Now we will generate two different frequencies for the left and right channels. Recall that we initialized the AIC23B in dual phase operating mode. In this mode each frame sync signal (MFSXA) starts the transmission of two 32 Bit words from McBSP to the AIC23B. The first 32-bit word (phase 1) is the new data for the left channel and the 2<sup>nd</sup> 32-bit word (phase 2) is for the right channel.

In Lab13\_1 we loaded the 32 - bit register-pair DX2/DX1 only once. As a result, the McBSP transmitted the same word twice, for the left and right channels. For the new lab, we have to load a 2<sup>nd</sup> 32-bit number into DX2/DX1, after the first one has been transmitted to drive the two channels with different signals.

### **Procedure**

# **Open Project, Modify Source File**

- 1. If not still open from Lab13\_1, re-open project Lab13.pjt in C:\DSP2833x\Labs.
- 2. Open the file "Lab13\_1.c" and save it as "Lab13\_2.c"
- 3. Remove the file "Lab13\_1.c" from the project and add "Lab13\_2.c" to it. Note: optionally you can also keep "Lab13\_1.c" and exclude it from build. Use a right mouse click on file "Lab13\_1.c", select "File Specific Options"; in category "General" enable "Exclude from Build".
- 4. In "Lab13\_2.c", replace the variable "fsin" by two new global variables:

unsigned int fsine\_left= 110; // left audio frequency in Hertz unsigned int fsine\_right = 220; //right audio frequency in Hertz

Next, we have to change the interrupt service routine "McBSP\_A\_TX\_isr()". The calculation for the next amplitude must now be performed independently for the left and right signals.

5. In the function "McBSP\_A\_TX\_isr()" double the local variables, one set for left and one set for the right channel:

static unsigned int left\_linear\_idx=0, right\_linear\_idx; unsigned int left\_lut\_idx,right\_lut\_idx; long left\_amplitude,right\_amplitude;

- 6. Using the new set for the "left"- variables, change the code sequence to calculate "amplitude" into a sequence to calculate "left\_amplitude".
- 7. Add a similar calculation for value "right amplitude".
- 8. Load registers DX2 and DX1 with the upper and lower halves of the variable "left\_amplitude".

9. Add a waiting loop to wait until the first 32 - bit value has been copied into the McBSP - shift Register XSR2/XSR1. The status flag "XRDY" is set in such a case:

### while(McbspaRegs.SPCR2.bit.XRDY == 0);

Note: The line above is a wait construction, which should never be used in an interrupt service routine of a real project. The two basic rules of coding ISRs are (1) keep ISRs as short as possible and (2) never include wait loops, because they can stall the whole project. However, since we are learning students, we are allowed to do everything (unless your teacher intervenes...). In "Lab3\_3" we will improve the code in a way that we can avoid the wait - construction from above!

- 10. After the wait construction, add two more load instructions for registers DX2 and DX1, now for value "right\_amplitude".
- 11. Change the code to increment and limit variable "linear\_idx" into "left\_linear\_idx".
- 12. Add similar instructions as in step 11 for the variable "right\_linear\_idx".

### **Build, Load and Run**

13. Click the "Rebuild All" button or perform:

Project → Build

File → Load Program

Debug → Reset CPU

Debug → Restart

Debug → Go main

Debug → Run(F5)

14. Connect headphones to J25 (Headphone - Out) of the Peripheral Explorer Board. A signal of 220 Hz should be audible on the right channel and a signal of 110 Hz on the left channel. Or, use an oscilloscope to measure the signal amplitudes on J25 left and right channels:



Right Channel (yellow) and Left Audio Channel (blue)

15. Using a Watch Window change the signals "fsine\_left" and "fsine\_right" of the head-phone:



Note: If you use "real-time debug mode", which we used in previous chapters, you can change the variables whilst the code is running!

# Lab 13\_3: Dual audio tone and XRDY - Interrupt

# **Objective**

In Lab13\_2 we used an interrupt service routine with a wait construction in it. For a real project such a technique is unacceptable. Therefore we have to improve our AIC23B-Lab now!

The solution is based on using a different interrupt source. Labs13\_2 was based on frame sync - interrupts, which were caused by the AIC23B at 44.1 kHz. In response, we had to load two pairs of values into registers DX2/DX1. But before we could load the 2<sup>nd</sup> pair, we had to wait, because there is only one register pair DX2/DX1. This was the reason for the unfortunate wait-loop in Lab13\_2.

For Lab13\_3 we will use the XRDY - signal to request an interrupt service. This interrupt is triggered each time a 32 - bit word is loaded from DX2/DX1 into the McBSP-internal shift registers XSR2/XSR1. The idea for the new lab is this:



In the middle of the left transmission we get the 1<sup>st</sup> XRDY - interrupt. We use this ISR to load the right channel data into DX2/DX1. Similar, in the middle of the right transmission, we get the 2<sup>nd</sup> XRDY - interrupt. We use this ISR to load the next left channel data into DX2/DX1 - in preparation of the next transmission, which will be started by the next external frame - sync - signal (MFSXA).

Summary: We will use an alternating technique in the interrupt service for XRDY. Every odd interrupt will load the next left value, every odd interrupt the next right value.

### **Procedure**

# **Open Project, Modify Source File**

- 1. If not still open from Lab13\_2, re-open project Lab13.pjt in C:\DSP2833x\Labs.
- 2. Open the file "Lab13\_2.c" and save it as "Lab13\_3.c"
- 3. Remove the file "Lab13\_2.c" from the project and add "Lab13\_3.c" to it. Note: optionally you can also keep "Lab13\_2.c" in the project, but exclude it from build. Use a right mouse click on file "Lab13\_2.c", select "File Specific Options"; in category "General" enable "Exclude from Build".
- 4. In the function "McBSPA\_Init()", change the initialization for the register "SPRC2", to now request a transmit interrupt service on event "XRDY" (hint: change bit "XINTM").

- 5. Change interrupt service function "McBSP\_A\_TX\_isr()"
  - Add a new local variable "even". We will use this variable as a switch to alternately execute the reload code for phase 1 (left channel) or phase 2 (right channel):

### static unsigned int even = 0;//switch reload phase1 / phase2

 Next, add an if-statement and include all instructions that are related to the "left"-variables into the "TRUE" - block and all "right"-variables into the "FALSE" - block:

6. The McBSP - Transmit - Interrupt is now based on XRDY. This signal is generated after a word has been loaded from DX2/DX1 into XSR2/XSR1. To get the first interrupt, we have to force a load into DX2/DX1. In main, just before we enter the endless while(1) loop, add the two following lines:

```
McbspaRegs.DXR2.all = 0;
McbspaRegs.DXR1.all = 0;
```

This will force a first XRDY - interrupt.

### **Build, Load and Run**

7. Click the "Rebuild All" button or perform:

Project → Build

File → Load Program

Debug → Reset CPU

Debug → Restart

Debug → Go main

Debug → Run(F5)

8. Connect headphones to J25 (Headphone - Out) of the Peripheral Explorer Board. A signal of 220 Hz should be audible on the right channel and a signal of 110 Hz on the left channel. Or, use an oscilloscope to measure the signal amplitudes on J25 left and right channel:



Right Channel (yellow) and Left Audio Channel (blue)

9. Using a Watch Window change the signals "fsine\_left" and "fsine\_right" of the head-phones:



Note: If you use "real-time debug mode", which we used in previous chapters, you can change the variables whilst the code is running!

# Lab Exercise 13\_4: EEPROM via McBSP

# **Objective**

The Peripheral Explorer Board is equipped with a serial SPI - EEPROM (CSI25C256K or AT25256). This lab exercise will write and read into this memory.

#### Write:

We will use the Peripheral Explores Boards push-button PB1 (GPIO17) to start a write to the EEPROM. The data to be written into the EEPROM is the current position of the 4 - bit hexadecimal digital input encoder (GPIO12...15). Only bits 3...0 of the EEPROM memory will be used.

#### Read:

We will use push-button PB2 (GPIO48) to read the EEPROM. From the 8 bit data only bits 2...0 will be displayed on LEDs LD4 (GPIO49), LD3 (GPIO34), and LD1 (GPIO9). Note: LED LD2 (GPIO11) cannot be used for this exercise, because the Peripheral Explorer Board uses this output line to control the "chip-select" signal (/CS) of the EEPROM.

### **EEPROM AT25256 Exercise:**

#### Lab13 4:

- Initialize McBSP-B in SPI-Mode for AT25256
- Write data to EEPROM, if button PB1 (GPIO17) is pushed. Read the current value from Hex-Encoder (GPIO12...15) and store it into EEPROM-address 0x0040, bits 3...0.
- Read data from EEPROM-address 0x0040, when button PB2 (GPIO48) is pushed and display bits 2...0 at LEDs LD4 (GPOI49), LD3 (GPIO34) and LD1 (GPIO9).



13 - 39

# **Hardware Description:**

The SPI - Interface of this device is connected to the F28335 - McBSP - channel B. The following schematic gives the hardware - details:



Peripheral Explorer Board EEPROM Circuitry

- Input pin "/CS" connected to GPIO11, which could be initialized as Signal "SPI-Slave Transmit Enable (SPISTE)". However, since we will use McBSP-B in a SPI operating mode, we are not able to generate "SPISTE" from this interface. Therefore we will use GPIO11 as digital output line controlled by software.
- Output pin "Slave Out (SO)" is connected to GPIO25, which can be initialized as McBSP-signal "MDRB". In SPI - mode, this pin will operate as "Slave Out Master In" signal.
- Input pin "Slave Clock (SCLK)" is connected to GPIO26, which can be initialized as McBSP-signal "MCLKB". In SPI mode this pin will operate as "SPI clock" signal.
- Input pin "Slave In (SIN)" is connected to GPIO24, which will be initialized as McBSP-signal "MDXB". In SPI-mode, this pin will feature the "Master Out Slave In" data signal.

# **Timing Diagram**

The AT25256 has the following timing requirements:



Source: http://www.atmel.com document "doc0872.pdf"

An access cycle is enclosed within an active /CS - signal. At the beginning, we will need to set /CS low and when we have transmitted the frame, we need to de-activate /CS by making it high again.

To write data into the EEPROM, the F2833x has to generate the data bit first; with a clock delay of ½ cycles, the rising edge is the strobe pulse for the EEPROM to store the data.

When reading the EEPROM, the falling clock edge causes the EEPROM to send out data and the rising clock edge the F2833x can read the valid data bit.

# AT25256 Status Register

The AT25256 internal Status Register controls write accesses to the internal memory.



It also flags the current status of the EEPROM:

**Bit 0** ("/RDY") flags whether an internal write cycle is in progress or not. Internal write cycles are started at the end of a command sequence and last quite long (maximum 10ms). To avoid the interruption of a write cycle in progress any other write access should be delayed as long as /RDY=1.

**Bit 1("Write Enable Latch")** is a control bit that must be set to 1 for every write access to the EEPROM. After a successful write cycle this bit is cleared by the EEPROM.

Bits 3 and 2("Block Protect Select") are used to define the area of memory that should be protected against any write access. We will not use any protection in our lab, so just set the two bits to '00'.

**Bit 7** ("Write Protect Enable") allows us to disable any write access into the Status Register. For our Lab we will leave this bit cleared all the time (normal operation).

# **Instruction Register**

The AT25128/256 utilizes an 8-bit instruction register. The list of instructions and their operation codes are contained in the next slide. All instructions, addresses and data are transferred with the MSB first and start with a high-to-low CS transition.

### **EEPROM AT25256**

### Instruction Register:

| Instruction | Description              | Code      |
|-------------|--------------------------|-----------|
| WREN        | Write Enable             | 0000 0110 |
| WRDI        | Write Disable            | 0000 0100 |
| RDSR        | Read Status<br>Register  | 0000 0101 |
| WDSR        | Write Status<br>Register | 0000 0001 |
| READ        | Read Data                | 0000 0011 |
| WRITE       | Write Data               | 0000 0010 |

13 - 42

Before we can start our Lab procedure, we need to discuss these instructions in little more detail.

The "Write Enable (WREN)" command must be applied to the EEPROM to open the Write Enable Latch (WEN) <u>prior to each</u> WRITE and WDSR instruction. The command is an 8-clock SPI- sequence, as shown on the next slide (Slide 13-43):



The "RDSR" instruction allows the Status Register to be read. The Status Register may be read any time. It is recommended to use this instruction to check the "Write In Progress" (/RDY) bit <u>before</u> sending a new instruction to the EEPROM. This is also possible to read the Status Register continuously.



The "**READ**" instruction is used to read data out of the EEPROM. The address range of the AT25256 is from 0 to 0x7FFF. After the first 8 - bit (instruction code), the address is transmitted as a 16 - bit address. As shown in Slide 13-45, the cycle is finished with the deactivation of the /CS signal (high). However, if /CS stays active (low) and the master applies another 8 clock pulses, an internal address counter is incremented with each READ instruction.





The "WRITE" instruction is used to write data into the EEPROM. The instruction is terminated by a rising edge at signal chip select (/CS) high. At this point the internal self-timed write cycle actually starts, at the end of which the "Write In Progress"(/RDY) bit of the Status Register is reset to 0.

### **Procedure**

# **Open Project, Modify Source File**

- 1. If not still open from Lab13\_3, re-open the project Lab13.pjt in C:\DSP2833x\Labs.
- 2. Open the file "Lab13\_1.c" and save it as "Lab13\_4.c"
- 3. Remove the file "Lab13\_3.c" from the project and add "Lab13\_4.c" to it. Note: optionally you can also keep "Lab13\_3.c" in the project, but exclude it from build. Use a right mouse click on file "Lab13\_3.c", select "File Specific Options"; in category "General" enable "Exclude from Build".
- 4. At the beginning of file "Lab13\_4.c" we can simplify our coding by adding some useful macros:

```
// Symbols for GPIO-Pins
#define WRITE BUTTON
                           GpioDataRegs.GPADAT.bit.GPIO17
#define READ BUTTON
                           GpioDataRegs.GPBDAT.bit.GPIO48
#define CS_EEPROM GpioDataRegs.GPADAT.bit.GPIO11 //CS - EEPROM
// Instruction Register Definitions for EEPROM
#define WREN 0x06
                    // Write Enable
#define WRDI 0x04
                    // Write Disable
#define RDSR 0x05
                    // Read Status Register
#define WRSR 0x01
                    // Write Status Register
#define READ 0x03
                    // Read Command
#define WRITE 0x02 // Write Command
```

- 5. Remove all lines (Prototypes, Function calls and Function definitions) for functions "AIC23\_init()", "McBSP\_A\_TX\_isr()" and "SPIA\_Init()". We do not need these functions in this lab. Also remove the global variables "volume", fsin" and "sine\_table", including the DATA\_SECTION statement for "sine\_table".
- 6. Next, change the interrupt enable lines. For the IER register, enable the INT1 line only. Remove the PIE interrupt enable line for McBSP-A (register PIEIER6). The only active interrupt in lab 13\_4 is the CPU Timer 0 interrupt service.
- 7. Inspect and change function "Gpio\_select()". Delete the setup for GPIO16, 18, 19, 20, 21, 22, 23, 58 and 59 as SPI-A or McBSP-A signals. Instead, initialize GPIO24, 25 and 26 to their McBSP-B function. Set the direction of GPIO9 (LD1), GPIO11 (/CS-EEPROM), GPIO34 (LD3) and GPIO49 (LD4) to output. Make sure, that lines GPIO17 and GPIO48 are initialized as inputs, because they are used as push-button lines. Finally in register GPADAT, set the data level for GPIO11 to 1, because this is the passive level for the chip select line (/CS) of the EEPROM.

- 8. Rename the function "McBSPA\_Init()" to "McBSPB\_Init()" and change the code of this function. The best way is to remove all old lines and code new lines. Please keep the "EALLOW" statement at the beginning and the "EDIS" statement at the end of the function code:
  - Register SPCR1:
    - Enable clock-stop mode (CLKSTP) with ½ cycle clock delay
    - Enable receiver (RRST)
  - Register SPRC2:
    - Set Free-Run (FREE) in a break event
    - Enable transmitter (XRST)
    - Enable sample rate generator (GRST)
    - Release frame logic from reset (FRST)
  - Register PCR:
    - Valid transmit data on rising edge of clock (CLKXP)
    - Receive data sampled on rising edge of clock (CLKRP)
    - McBSP is master in SPI (CLKXM)
    - McBSP-clock derived from LSPCLK (SCLKME)
    - Transmit frame sync generated internally (FSXM)
    - Transmit frame sync pulses are active low(FSXP)
  - Register SRGR1:
    - Set CLKG frequency to 1 MBit/s. (CLKGDV)
  - Register SRGR2:
    - Select LSPCLK as input clock source (CLKSM)
    - Generate frame sync when DXR is copied into XSR (FSGM)
  - Register XCR1:
    - Select 1 word per frame (XFRLEN1)
    - Select 8 bit per word (XWDLEN1)
  - Register XCR2:
    - Select Single Phase Transmit (XPHASE)
    - No Data delay between sync and first data bit (XDATDLY)
  - Register RCR1:
    - Select 1 word per frame (RFRLEN1)
    - Select 8 bit per word (RWDLEN1)
  - Register RCR2:
    - Select Single Phase Receive (RPHASE)
    - No Data delay between sync and first data bit (RDATDLY)

Next we have to prepare some access functions to the EEPROM. Recall that the access to this device is controlled by a sequence of serial commands (see Slide 13-42).

10. Write a function "McBSP\_B\_EEPROM\_Read\_Status()". As the name indicates, we will use this function to read the current value from the EEPROM status register (see Slide 13-41). The bit "/RDY" is important. If a previous command has not completed (/RDY =1), we cannot apply another one to the EEPROM. Here is the required function code:

```
int McBSP_B_EEPROM_Read_Status(void)
   int k;
   CS EEPROM = 0;
                                         // activate /CS of EEPROM
   McbspbRegs.DXR1.all = RDSR;
                                         // read status register command
   while (McbspbRegs.SPCR1.bit.RRDY == 0); // wait for end of SPI - cycle
   k=McbspbRegs.DRR1.all;
                                 // dummy read to release receiver
   McbspbRegs.DXR1.all = 0;
                                 // dummy data to drive 8 more SPICLK
   while (McbspbRegs.SPCR1.bit.RRDY == 0); // wait for end of SPI - cycle
   k=McbspbRegs.DRR1.all;
                                 // read status , LSB is WIP
                                 // deactivate /CS of EEPROM
   CS_EPROM = 1;
   return (k);
```

Add a function prototype at the beginning of "Lab13\_4.c".

**Note:** in this function and in all other functions of this lab we apply "while"-loops to wait until a certain condition becomes true. This is a first and simple approach to communicate with the device. However, there is a big problem with such a technique, since the program will stall, if the condition never becomes true. So please do not use such a technique in a real application! Instead, use timeout wait - loops or interrupt service routines in such events. If you have spare laboratory time, you can try to improve your project in such a way, after you have a first running example.

11. Write a new function "McBSP\_B\_EEPROM\_Write\_Enable()". Later we will use this function to enable a write instruction into the EEPROM. Such a preceding step is necessary for all write accesses. Add:

Also add a function prototype for this function at the beginning of "Lab13\_4.c".

12. Write a new function "McBSP\_B\_EEPROM\_Write()". This will be the function to write a new 8-bit pattern into an EEPROM-address. Add:

```
void McBSP B EEPROM Write(int address,int data)
       volatile int dummy;
       CS EEPROM = 0;
                                             // activate /CS of EEPROM
       McbspbRegs.DXR1.all = WRITE;
                                             // send write code
       while (McbspbRegs.SPCR2.bit.XRDY == 0); // wait for end of cycle
       McbspbRegs.DXR1.all = (address>>8); // write upper address byte
       while (McbspbRegs.SPCR2.bit.XRDY == 0); // wait for end of cycle
       McbspbRegs.DXR1.all = address;
                                             // write lower address byte
       while (McbspbRegs.SPCR2.bit.XRDY == 0); // wait for end of cycle
       McbspbRegs.DXR1.all = data;
                                             // send data
       while (McbspbRegs.SPCR2.bit.XRDY == 0); // wait for end of cycle
       dummy = McbspbRegs.DRR1.all;
                                             // dummy read to clear receiver
       while (McbspbRegs.SPCR1.bit.RRDY == 0);
       dummy = McbspbRegs.DRR1.all;
       CS\_EEPROM = 1;
                                             // deactivate /CS of EEPROM
```

Add a function prototype at the beginning of "Lab13\_4.c".

13. Write a new function "McBSP\_B\_EEPROM\_Read()". This will be the function to read an 8 - bit data from an EEPROM - address. Add:

```
int McBSP B EEPROM Read(int address)
{
       int data:
       CS EEPROM = 0;
                                            // activate /CS of EEPROM
       McbspbRegs.DXR1.all = READ;
                                            // Read op-code
       while (McbspbRegs.SPCR2.bit.XRDY == 0);
       McbspbRegs.DXR1.all = address>>8;
                                            // upper byte of read address
       while (McbspbRegs.SPCR2.bit.XRDY == 0);
       McbspbRegs.DXR1.all = address;
                                            // lower byte of read address
       while (McbspbRegs.SPCR2.bit.XRDY == 0);
       McbspbRegs.DXR1.all = 0x00:
                                            // send dummy data
       while (McbspbRegs.SPCR2.bit.XRDY == 0);
       data = McbspbRegs.DRR1.all;
                                            // Clear receive flag
       while (McbspbRegs.SPCR1.bit.RRDY == 0);
       data = McbspbRegs.DRR1.all;
                                            // Read data from memory
       CS\_EEPROM = 1;
                                            // deactivate /CS of EEPROM
       return(data);
```

Add a function prototype at the beginning of "Lab13\_4.c".

Now we are ready to add function calls to write into or to read from the EEPROM into our main-loop.

14. In the function "main()" just before we enter the endless while(1)-loop, add code to check if bit "/RDY" of the EEPROM status - register is zero. Use the function "McBSP\_B\_EEPROM\_Read\_Status()" to read the current status byte. Continue into the while(1)-loop only if "/RDY" is zero. If it is not zero, repeat the status check.

15. In the endless while(1)-loop of "main()", just after the 100 milliseconds wait construction based on CPU-Timer 0 and the service - instructions for the watchdog, add new code to write or to read the EEPROM.

#### Write into EEPROM - Address 0x0040:

Recall, that we would like to execute a write access at address 0x0040, if button PB1 (GPIO17) is pushed (this line is zero, if the button is pressed down). If this is true:

- Call function "McBSP\_B\_EEPROM\_Write\_Enable()".
- Wait until EEPROM status bit "WEN" = 1. Use function "McBSP\_B\_EEPROM\_Read\_Status" to get the latest status.
- Call function "McBSP\_B\_EEPROM\_Write()" to write data to the EEPROM. The first parameter is the internal EEPROM Address (for example 0x0040), the second parameter is the data. For data we will use the current value of the Hex-Encoder device (GPIO15...GPIO12), which inputs a value between 0 and 15.
- Wait until EEPROM status bit "/RDY" is zero. Use the function "McBSP\_B\_EEPROM\_Read\_Status()" to get the latest status.
- Note: At the end of this sequence you should also add some code lines to make sure that the second execution of a write sequence is only possible, after button PB1 has been released. Since the watchdog is active, you cannot simply put a wait-loop here!

#### Read from EEPROM - Address 0x0040:

Finally we have to add some code to read EEPROM - address 0x0040, if button PB2 (GPIO48) has been pushed (this line is zero, if the button is pressed down). If this is true:

- Call the function "McBSP\_B\_EEPROM\_Read()" and store the return value in a new local unsigned integer variable "data\_read".
- Copy bit 2 of "data\_read" to LED LD4 (GPIO49), bit 1 to LED LD3(GPIO34) and bit 0 of "data read" to LED LD1 (GPIO9).

# **Build, Load and Run**

16. Click the "Rebuild All" button or perform:

Project → Build,
File → Load Program
Debug → Reset CPU
Debug → Restart
Debug → Go main
Debug → Run(F5)

- 17. Turn the 4-Bit Hex-Encoder to a known state. Hint: Use a Watch window and monitor GPIO15...GPIO12.
- 18. Now press button PB1. The Encoder value is written into EEPROM Address 0x0040.

- 19. Now press button PB2. The bits 2...0 of the returned value from address 0x0040 should be displayed at LEDs LD4, LD3 and LD1. It should correspond to the status of GPIO12, GPIO13 and GPIO14 which was written into the EEPROM by the last write command.
- 20. Close Code Composer Studio and switch off the Peripheral Explorer Board. After a few seconds re-power the board and start Code Composer Studio. Download the project into the DSP, run it and push the read button PB2 first. Now the LEDs LD4, LD3 and LD1 should display the last value that has been stored in EEPROM-address 0x0040 before the power has been switched off. (An EEPROM is non volatile memory that retains the information when power supply has been switched off).

END of Lab-Exercise 13\_4

# Optional Exercise (EEPROM and SCI):

If your Laboratory time permits, you can try to combine Lab13\_4 (EEPROM) with one of the exercises from chapter 9 (SCI - module). The task is to store a whole message, which is transmitted by a host to the F2833x via RS232. If PB2 is pushed, the message, which is stored inside the F2833x, must be sent back to the host.