

# Mechanism - Paging: TLB & Hierarchical Tables

2022/23 COMP3230B

#### Contents

- How to make address translation faster under Paging?
  - Hardware support Translation Lookaside Buffer (TLB)

- How to reduce memory demand in storing the Page Tables?
  - Multi-level Page Tables
  - Inverted Page Tables

## Related Learning Outcomes

 ILO 2b - describe the principles and techniques used by OS in effectively virtualizing memory resources.

## Readings & References

- Required Readings
  - Chapter 19 <u>Paging: Faster Translation</u> (TLBs)
    - http://pages.cs.wisc.edu/~remzi/OSTEP/vm-tlbs.pdf
  - Chapter 20 <u>Paging: Smaller Tables</u>
    - http://pages.cs.wisc.edu/~remzi/OSTEP/vm-smalltables.pdf

#### Make Translation Faster

- Again need hardware support Translation-Lookaside Buffer (TLB)
  - Some kind of high-speed cache in MMU
  - i.e., some recently or frequently used virtual-to-physical address translation mappings are cached in TLB
- Can give good performance in address translation even with relatively small
  TLB due to principle of locality
  - An instruction or data item that has been recently accessed will likely be reaccessed soon in the future – Temporal locality
  - A program accesses memory at address x, likely to access memory near x in the nearby future – Spatial locality

# Address Translation with Hardwaremanaged TLB



#### TLB - Content-addressed associative memory



#### Issues with TLB

- Mapping info stored in TLB is only relevant to current running process
- Can TLB be shared between processes?
  - If not, what ought to be done during context switch?
    - CPU could simply flush (or invalidate) the TLB on context switches
    - That means, every time when a process switches in, it will suffer a fair number of TLB misses
  - <u>If shared</u>, system does not need to flush TLB on context switch; then, how can MMU identify the set of TLB entries that is relevant to current running process?
    - Some systems add an extra field **Address Space Identifier**, in the TLB, to indicate which process "owns" this TLB entries

#### Issues with TLB

• It is costly to have large size TLB, typical TLB might have 32, 64, or 128 entries.

- When there is a TLB miss, the system has to install a new entry in TLB. It is possible that all entries are in used, we have to "kick out" one entry to make way for the new one. Which one to replace?
- A common approach is to adopt the least-recently-used policy
  - An entry that has not recently been used is a good candidate for eviction
  - We shall have more discussion on this when we talk about memory replacement policies

## Make "Smaller" Page Table

- Page tables are big and consume too much physical memory
  - Let's have the math
    - 32-bit x86 with 4 KiB page size, a page table needs to store  $2^{20}$  = 1048576 entries. If each entry is of 4-byte, a page table is 4 MiB in size
- Simply increases size of a page, that should reduce size of a page table
  - Increase page size to 16 KiB, a page table needs to store 2<sup>18</sup> entries. If each entry is of 4-byte, the size of a page table becomes 1 MiB
- Disadvantages of having bigger pages
  - High chance of having internal fragmentation
  - Longer page loading time

## Make "Smaller" Page Table

• Instead of making the actual size of a page table smaller, we want to use less physical memory to store the page tables. How?

 Within a page table, not all PTEs (Page Table Entries) refer to valid virtual pages. If the system just needs to allocate physical memory to used PTEs, that would consume less memory.

- The Crux
  - Is there any way just to store part of the page table in physical memory?

## Multi-level Page Table

- Chop up the entire page table into multiple page-sized units
  - each unit is a part of the page table stored in one page frame
- If an entire page of PTEs is invalid, do not allocate physical memory for that page
- System can place those small tables in discontiguous locations in physical memory
- The cruxes
  - How can we know whether a page unit contains valid pages?
  - How can we locate the "smaller" page tables?



## Multi-level Page Table

- We need another table page directory table
  - Tell us where is the page frame of a smaller page table
  - Tell us whether the smaller table contains no valid pages
- If the entire page table is divided into n pages of smaller page tables, we need n entries in the page directory table
  - Each entry stores the information about a smaller page table
- Each page directory entry consists of a valid bit and a page frame number (which is the physical location of a valid smaller page table)



## Performance Penalty

- A typical example of Time-Space Trade-off
  - We want to save valuable memory
  - However, we have one more level of indirection; that makes address translation more complicated
- If TLB hit, same as before
- If TLB miss, two extra memory accesses will be required to get the right translation information
  - One for accessing the page directory to find the physical address of the specific smaller page table
  - One for access the smaller page table to find the physical address of the requested page

## Example

- A two levels scheme typically used by 32-bit address space, e.g. x86
  - Size of each virtual page = 2<sup>12</sup> = 4 KiB
  - Total no. of PTEs in a linear page table =  $2^{32}/2^{12} = 2^{20}$  PTEs
  - Assume each PTE is of 4-byte
  - Each frame can store 2<sup>12</sup>/4 = 2<sup>10</sup> entries (PTEs)
  - Entire page table is divided into 2<sup>20</sup>/2<sup>10</sup> = 2<sup>10</sup> small page tables
  - We need 2<sup>10</sup> entries (PDEs) in the directory table
  - MMU needs to know where to find the address of the page directory – page directory base register (PDBR)



#### More Levels

- Another example IA32e
  - It can address 48 bits of process's virtual address space
  - Each table entry is of size 8-byte
    - As it can access a larger physical address space, it needs more bits to store physical address info
  - We keep using 4 KiB virtual pages
  - How many levels of page tables do we need?
    - 4 levels



- 4 KiB pages → 12 bits offset
- 48 12 = 36 bits for the virtual page number
  - Thus, there are 2<sup>36</sup> PTEs



- Number of PTEs in each page frame
- 4 KiB/8 bytes =  $2^{12}/2^3 = 2^9$  entries
- How many smaller page tables (each in one frame)?
- $2^{36}/2^9 = 2^{27}$  smaller page tables, each with  $2^9$  PTEs
- Thus, we need to have a page directory table with 227 PDEs



- How many pages do we need to store the Page Directory?
- We have 2<sup>27</sup> PDEs; each page can store 2<sup>9</sup> entries
- $2^{27}/2^9 = 2^{18}$  pages
- Based on the same logic, we need to use another level of indirection to find where are the pages of page directory
- Thus, we need a next level directory, which consists of 2<sup>18</sup> entries; each points to a smaller page directory that consists of 2<sup>9</sup> PDEs



- How many pages do we need to store the Next Directory?
- We have 2<sup>18</sup> entries; each page can store 2<sup>9</sup> entries
  - $2^{18}/2^9 = 2^9$  pages
- Thus, we need a top level directory, which consists of 29 entries; each points to a <u>smaller next directory</u> that consists of 29 PDEs



- The top level directory has 29 PDEs, which is good enough to be stored in one single page frame.
- The physical address of the page frame storing this top level directory is kept in the page directory base register (PDBR).

21

#### Inverted Page Tables

- In 64-bit architectures, even with multilevel (can be more than 4 levels),
  the amount of memory consumed by the page tables can be substantial
  - One page table per process
- It is safe to assume that the amount of physical memory is often much smaller than the virtual address space

- "Inverted" relative to traditional page tables
  - The PTEs are indexed by the page frame number (PFN) instead of by virtual page number (VPN)
  - Each page frame has an entry in the inverted page table (rather than each virtual page in traditional page table)

#### Inverted Page Tables

- Given a virtual page, how can we search the inverted page table for the mapping information?
- To speedup virtual-to-physical translation
  - Uses hash functions to map virtual page to inverted PTE
- Collision
  - One or more virtual pages may hash to the same PTE
  - A linked list to chain up those pages that have the same hash value
- The IBM PowerPC and Intel IA-64 (Itanium) are two examples of such an architecture

#### Summary

 By using a small but fast TLB to cache recently used address translation info, this greatly improves the performance of the paging system.

 Breaking the entire page table into page-sized units and only allocate physical memory to store used smaller page tables – that significantly reduces the memory consumption

 The penalty of using multi-level scheme is the extra memory reference cost; each for each additional directory level