

## **Operating Systems Engineering**

### **Lecture 3: From Library to OS**

Michael Engel (<u>michael.engel@uni-bamberg.de</u>)
Lehrstuhl für Praktische Informatik, insb. Systemnahe Programmierung
<a href="https://www.uni-bamberg.de/sysnap">https://www.uni-bamberg.de/sysnap</a>

Licensed under CC BY-SA 4.0 unless noted otherwise



### From Library to OS



- Tasks of an operating system
- The OS as a library of common functions
- Use of RISC-V privilege modes in OS design
- Configuring RISC-V: configuration and status registers (CSRs)
- Switching privilege modes: system calls
- Short detour: Physical memory protection
- Implementing and calling system calls
- Discussion: system call overhead and alternatives

### Tasks of an operating system



#### Why do we want to have an operating system?

- Share a computer among multiple programs
- Provide a more useful set of services than the hardware alone supports
  - manage and abstract the low-level hardware
    - for example, a word processor need not concern itself with which type of disk hardware is being used
- Share the hardware among multiple programs so that they run (or appear to run) at the same time
- Provide controlled ways for programs to interact, so that they can share data, work together and ensure consistency and privacy of their own data

### The OS as a library of common functions Universität Bamberg



- How were the first operating systems developed?
  - Early computers (1950s) were single-program machines
  - load a program → execute it → print results → load next...
- Some functionality had to be reimplemented by every program
  - e.g., disk or printer access
  - this was tedious and error-prone...
- Libraries of reusable common functions were developed
- Users did not want to reload the library (which took minutes!)
  - Protect library from the programs and keep it in memory
  - Privilege modes restricting access to the library's memory and functions for regular programs were introduced

### Function calls in RISC-V



```
.text
                                             1
                                     .align
                                     .globl
                                             add
                                     .type
                                             add, @function
                            0x100 add:
int add(int a, int b) {
  return a + b;
                                             a0, a0, a1
                                     addw
                                             ra
                                     .globl
                                             foo
                                     .type
                                             foo, @function
                            0x108 foo:
int foo(void) {
  return add(23, 42);
                                             a0, #23
                                             a1, #42
                                    auipc t0, #0
                                     jalr ra, pc, \#0x100
                                             ra
```

"Universal" RISC-V jump instruction:

JALR rd, rs, immediate

- Writes PC+4 to rd (return address)
- Sets PC = rs + immediate (12 bit, sign extended)
- Uses same immediates as arithmetic and loads

### Function calls in RISC-V — wait a minute! Universität Bamberg





```
.text
                                       .align
                                               1
                                       .globl
                                               add
                                               add, @function
                                       .type
  int add(int a, int b) {
                          0x100 add:
                                      addw a0, a0, a1
    return a + b;
                                              ra ; footnote<sup>1</sup>
                                       jr
                                       .globl
                                               foo
                                       .type
                                               foo, @function
  int foo(void) {
                              0x108 foo:
    return add(23, 42);
                                               a0, #23
                                       1 i
                                               a1, #42
                                      auipc
                                              t0, #0
Register ra is overwritten here — jalr ra, t0, #0x100
                                               ra
```

This is no longer the correct return address!

<sup>&</sup>lt;sup>1</sup> The **ir ra** instruction does not really exist, it's a **pseudo-op** expanded into **jalr x0, ra, 0** 

### Saving the return address



```
.globl
                                                      foo
                                                       foo, @function
                                             .type
   int foo(void) {
                                    0x108 foo:
     return add(23, 42);
                                             addi
                                                       sp, sp, -8
                                                       ra, 8(sp)
                                                       a0, #23
                                                       a1, #42
Reserve 8 bytes on stack and,
                                             auipc
                                                       t0, #0
temporarily store "old" ra value
                                                       ra, t0, #0x100
                                              ialr
                                              ld
                                                       ra, 8(sp)
Now we can change ra to
                                             addi
                                                       sp,sp,8
call the add function
Retrieve stored "old" ra value
and fix up stack pointer
                                  This is now the correct return address
```

Storing and retrieving the return address register ra is not required for *leaf functions* 

- functions which never call another function (like our "add")
- optimization especially for recursion in functional languages

### System calls vs. function calls



- Ensure a controlled transition from user mode to kernel
  - User mode program may only call permitted functions
  - Kernel should be able to check parameters

#### Direct function calls to the kernel



#### **Using system calls**



# Use of RISC-V privilege modes in OS design



- RISC-V supports three privilege levels
  - User least privileged, apps
  - Supervisor for the OS
  - Machine full HW access



- Switching between modes can occur explicitly or implicitly
  - Explicit: initiated by software ("ecall" assembler instruction)
  - Implicit: by a hardware interrupt or as side effect of executing an instruction (e.g. illegal instruction or invalid address)
- Returning always requires a special instruction
  - mret (return from machine mode) or sret (return from supervisor mode)

## Switching privilege modes: System calls and returns



- Controlled transition from user mode to kernel:
  - ecall instruction (takes no parameter)
  - switches processor to machine mode<sup>1</sup>
  - stores previous processor state (M/S/U, interrupt enables...)
  - jumps to a central address ("trap vector") in the kernel
- Controlled transition back to previous mode:
  - {m,s}ret instructions (return from machine or supervisor mode)
  - Why not use a simple jr ra instruction?
    - The processor needs to restore the previous state in addition to jumping back to user mode
  - Where to return to, if not to the address in ra?
    - Special register (CSR) "exception PC" (m/sepc)
    - Automatically used by m/sret instruction

<sup>&</sup>lt;sup>1</sup> Machine mode can delegate exceptions "down" to supervisor or user mode again – more on this later

### Function calls: C vs. RISC-V assembler



- Parameters to C functions are passed in registers
  - Which parameter is assigned to which register is specified in the Application Binary Interface (ABI) of a platform ([1] for RISC-V)
- Code of functions can overwrite registers
  - Values of the "clobbered" registers must be preserved
  - These (can) hold values which are still needed in the calling function
  - Some registers have to be saved by the caller (calling function), some by the callee (function that is called)
- Usually, the C compiler takes care of inserting code to save and restore register values
  - Exceptions are different the C compiler does not know the calling context
    - It can only know this for functions called directly in the C code, but not for an ecall

### Implementing and calling system calls



- Function call: uses a subroutine call instruction (jalr on RISC-V)
  - Call destination given in the target address
- System call: uses ecall for all system calls
  - All syscalls jump to our exception handler!
    - We cannot allow user code to jump directly into kernel code!
- How do we know which syscall to execute?
- Syscall numbers indicate requested syscall
  - Passed as additional parameter (e.g., in register a7 in xv6 for RISC-V)
- Other parameters to syscalls passed in additional registers a0, a1, ..., a6

```
#define SYS fork
#define SYS exit
#define SYS wait
#define SYS pipe
#define SYS read
#define SYS kill
#define SYS exec
#define SYS fstat
#define SYS chdir
#define SYS dup
                    10
#define SYS getpid
                    11
#define SYS sbrk
#define SYS sleep
                    13
#define SYS uptime
                    14
#define SYS open
                    15
                    16
#define SYS write
#define SYS mknod
                    17
#define SYS unlink
                    18
#define SYS link
                    19
#define SYS mkdir
                    20
#define SYS close
                    21
```

syscall numbers in xv6

### **Exception handling**



- The ABI describes registers to be saved by caller/callee
  - This works only if C functions are called in a regular way
  - ...and not as exception handler
- We cannot simply use a C function as exception handler
  - all registers need to be in the same state as before the exception was called
  - for ecalls, the only register that may have a different value is the return value in register a0

| Register | ABI Name | Description                      | Saver  |
|----------|----------|----------------------------------|--------|
| x0       | zero     | Hard-wired zero                  | _      |
| x1       | ra       | Return address                   | Caller |
| x2       | sp       | Stack pointer                    | Callee |
| x3       | gp       | Global pointer                   | —      |
| x4       | tp       | Thread pointer                   | —      |
| x5-7     | t0-2     | Temporaries                      | Caller |
| x8       | s0/fp    | Saved register/frame pointer     | Callee |
| x9       | s1       | Saved register                   | Callee |
| x10-11   | a0-1     | Function arguments/return values | Caller |
| x12-17   | a2-7     | Function arguments               | Caller |
| x18-27   | s2-11    | Saved registers                  | Callee |
| x28-31   | t3-6     | Temporaries                      | Caller |

## Let's build some syscalls



- System calls provide functions commonly used by applications that require direct hardware access or need to be shared by different applications
- For our example:

```
syscall #1: int putstring(char *s);
```

- syscall #2: int putachar(char c);
- syscall #3: char getachar(void);
- Of course, we can have more parameters in the future
  - However, the register convention (parameters in registers a0–a6)
     constrain us to a max. of 7 parameters (+ syscall number in a7)
  - ...this is usually not a problem
- Why is there no syscall #0?
  - Possible, but having no valid syscall when a zero in a7 might catch some bugs in the user code program (e.g. jumping into a data region which accidentally decodes to the "ecall" instruction)

## Passing parameters to system calls



- How can we map a function call to a syscall?
- Write C stub functions that can be called directly
  - We can write a C function for every syscall
  - This is what the C library (libc) also does
- Stub functions have to put parameters in the right registers
  - a7 = syscall number, a0–a6 = function parameters

all values are register values (64 bit int) → cast as required!

- ...and then perform an ecall instruction!
- After return from ecall, a0 contains a possible return value
  - ...or an error code (a0 < 0)</li>

| VIL IIII) - | → cast as requireu:                                     |
|-------------|---------------------------------------------------------|
| ABI Name    | Description                                             |
| zero        | Hard-wired zero                                         |
| ra          | Return address                                          |
| sp          | Stack pointer                                           |
| gp          | Global pointer                                          |
| tp          | Thread pointer                                          |
| t0-2        | Temporaries                                             |
| s0/fp       | Saved register/frame pointer                            |
| s1          | Saved register                                          |
| a0-1        | Function arguments/return values                        |
| a2-7        | Function arguments                                      |
| s2-11       | Saved registers                                         |
| t3-6        | Temporaries                                             |
|             | ABI Name zero ra sp gp tp t0-2 s0/fp s1 a0-1 a2-7 s2-11 |

### Exception handling: register saving



- Save/restore all registers before/after calling the C except. handler
  - We have to do this in assembler again: file ex.S

```
.globl ex
.globl exception
.align 4
ex:
        // make room to save registers.
        addi sp, sp, -256
        // save the registers.
        sd ra, 0(sp)
        sd sp, 8(sp)
        sd gp, 16(sp)
        sd tp, 24(sp)
        sd t0, 32(sp)
        sd t1, 40(sp)
        sd t2, 48(sp)
        sd s0, 56(sp)
        sd s1, 64(sp)
        sd a0, 72(sp)
                          // a2 to a6
        sd a7, 128(sp)
        sd s2, 136(sp)
                          // s3 to s11
        sd s11, 208(sp)
        sd t3, 216(sp)
        sd t4, 224(sp)
        sd t5, 232(sp)
        sd t6, 240(sp)
        // call the C trap handler in kernel.c
        call exception // see slide 30!
```

```
// restore registers.
ld ra, 0(sp)
ld sp, 8(sp)
ld gp, 16(sp)
ld tp, 24(sp)
ld t0, 32(sp)
ld t1, 40(sp)
ld t2, 48(sp)
ld s0, 56(sp)
ld s1, 64(sp)
// ld a0, 72(sp) // nope, it's the return value...
ld a1, 80(sp)
                 // a2 to a6
ld a7, 128(sp)
ld s2, 136(sp)
                  // s3 to s11
ld s11, 208(sp)
ld t3, 216(sp)
ld t4, 224(sp)
ld t5, 232(sp)
ld t6, 240(sp)
addi sp, sp, 256
// return to whatever we were doing in the kernel.
mret
```

# Configuring RISC-V: configuration and status registers (CSRs)



- How to determine where to return to?
  - Some architectures store information on the interrupted program's stack...
- RISC-V has special configuration and status registers (CSRs) for this: mepc and sepc
  - machine/supervisor exception program counter
  - contains the address of the instruction that was executed when the mode switch occurred
    - e.g. the address of the ecall or the faulting instruction
    - ...or the address of the instruction executed when an interrupt occured (we will discuss interrupts later)
- The mret and sret instructions return to the address stored in the mepc or sepc CSR, respectively

# Configuring RISC-V: configuration and status registers (CSRs)



- How can we determine which mode to return to?
  - mepc/sepc only store the previous address, not the mode
  - e.g. an exception to M mode could come from S or U mode
- mstatus CSR provides a privilege mode stack (see [2], sec. 3.1.6)
  - each privilege mode x that can respond to interrupts has a two-level stack of interrupt-enable bits and privilege modes
  - xPIE holds the value of the interrupt-enable bit active prior to the trap, and xPP holds the previous privilege mode
  - The xPP fields can only hold privilege modes up to x, so MPP is two bits wide (M, S or U) and SPP is one bit wide (S or U)



Figure 3.7: Machine-mode status register (mstatus) for RV64.

# Configuring RISC-V: configuration and status registers (CSRs)



- mstatus CSR provides a privilege mode stack (see [2], sec. 3.1.6)
  - An mret or sret instruction is used to return from a trap in M-mode or S-mode respectively
  - When executing an xret instruction, supposing xPP holds the value y, xIE is set to xPIE; the privilege mode is changed to y; xPIE is set to 1; and xPP is set to the least-privileged supported mode (U if U-mode is implemented, else M)
- If you think this is complicated... yes, it is (a bit)
  - Interrupt enables are also important don't worry, we provide the correct setup code. Try to figure out what it does!



Figure 3.7: Machine-mode status register (mstatus) for RV64.

### Detour: Inline assembler in C



- Inline assembler is a convenient way to directly include assembler instructions in your C code (gcc extension)
  - code becomes *non-portable* assembler instructions are specific to a given processor architecture
  - alternative: call an assembler function for every required assembler instruction → overhead, hard to read
- Interface between data in C (variables) and assembler (register names) has to be specified: output, input and clobbered values

"clobbered": register values changed by the assembler code

### Inline assembler in C: example



- Operand specifiers are format string (a bit similar to printf)
- Example: implement an "add" function (z=x+y) in RISC-V assembler:

 You can add the "volatile" keyword after "asm" to keep the compiler from optimizing your assembler code (e.g. move it out of a loop)

### **Accessing CSRs**



- Not possible from C!
  - CSRs are not memory mapped
- Assembler instructions required to access CSRs [2]:
  - csrr: read a CSR copy value in the given CSR into CPU register
  - csrw: write a CSR copy value in CPU register into given CSR
- Up to 4096 CSRs per execution mode (M,S,U) are defined
  - Symbolic names make their use from assembler a bit easier
- Example: read the current processor core number ("hartid") into a0 csrr a0, mhartid
- Use from C via inline assembler:

```
uint64 x; asm volatile("csrr %0, mhart" : "=r" (x) );
```

 "Stupid" – number of CSR encoded directly in instruction, cannot be passed as register value → cannot write generic csrr/csrw C wrapper

# Switching privilege modes: For the very first time...



- Problem: RISC-V CPU always starts in M mode
  - How can we start our user mode code
  - Get to user mode: use the mret instruction!



- But where to return to?
  - There was no previous syscall from U → M (or S) mode
    - thus there is no valid return address in mepc register
  - Classical chicken and egg problem...
- The first switch to user mode is manually
- Fake as good as you can: set required mepc and mstatus values
  - mepc: first instruction in user mode code (e.g. main)
  - mstatus: set previous mode bits to U, enable U interrupts

### Setup code for our OS



```
void setup(void) {
  // set M Previous Privilege mode to User so mret returns to user mode.
  unsigned long x = r mstatus();
  x &= ~MSTATUS MPP MASK;
  x |= MSTATUS MPP U;
  w mstatus(x):
  // enable machine-mode interrupts.
  w mstatus(r mstatus() | MSTATUS MIE);
  // enable software interrupts (ecall) in M mode.
  w mie(r mie() | MIE MSIE);
  // set the machine-mode trap handler to jump to function "ex" when a trap occurs.
  w mtvec((uint64)ex):
  // disable paging for now.
  w satp(0);
  // configure Physical Memory Protection to give user mode access to all of physical memory.
  w pmpaddr0(0x3ffffffffffffffflll);
  w pmpcfq0(0xf);
  // set M Exception Program Counter to main, for mret, requires gcc -mcmodel=medany
  w mepc((uint64)main);
  // switch to user mode (configured in mstatus) and jump to address in mepc CSR -> main().
  asm volatile("mret");
```

### Quick detour: setting/resetting single bits Universität Bamberg





```
#define MSTATUS_MPP_MASK (3L << 11) // previous mode
#define MSTATUS MPP M (3L << 11)
#define MSTATUS_MPP_S (1L << 11)</pre>
#define MSTATUS_MPP_U (0L << 11)</pre>
                                Defining single bits:
                                1L << 11 means "1" left shifted 11 times
                                   0000 0000 0000 0001 << 11
                                = 0000 1000 0000 0000
void setup(void) {
   unsigned long x = r_mstatus();
   x &= ~MSTATUS_MPP_MASK; ◀
   x |= MSTATUS_MPP_U;
   w mstatus(x);
                                 x "and not" value:
                                 invert bits in MSTATUS MPP MASK
                                    ... 0001 1000 0000 0000
                                 => ... 111<del>0</del> 0111 1111 1111
                                 and uses this to clear bits 11 and 12 in x
x "or" value:
set bits in x to "1" which are "1" in MSTATUS MPP U
```

### More detour: Physical memory protection Universität Bamberg





- Memory protection is important
  - and necessary to run any code in user mode (since ...)
- Two approaches to memory protection
  - Virtual memory (paging) mapping + permissions [2] ch. 4.3 ff.
  - Segmentation (PMP) segments + permissions [2] ch. 3.7

Details on paging later in the course

- → slides+video on paging and segmentation in NTNU OS course [7]
- Paging and PMP can be combined
  - PMP is always active in S and U mode (off in M), by default all memory access is prohibited (enforced in gemu 7 and in real hardware)
  - Paging has to be explicitly enabled by configuring the satp CSR
    - off by default (and in M mode) → 1:1 logical ↔ physical translation

## Physical memory protection CSRs



- For now, we just allow user mode to access all memory directly
  - Not quite the intended use...:)
- How? Yet another set of CSRs
  - Up to 64 different memory segments configurable

 $0 (\mathbf{WARL})$ 

- PMP address register **pmpaddr**x encodes bits 55–2 of a 56-bit physical address
  - Address related to memory segment x

Figure 3.34: PMP address register format, RV64.

address[55:2] (WARL)

 PMP configuration register **pmpcfg**x encodes access permissions for segment x



Figure 3.32: RV64 PMP configuration CSR layout.

## Physical memory protection CSRs



- PMP configuration register pmpcfgx encode access permissions for segment x: eight bits per segment
  - Permissions for the segment: Read, Write, eXecute
  - A: address matching
  - L: indicates that the PMP entry is locked, i.e., writes to the configuration register and associated address registers are ignored

| A | Name  | Description                                     |  |
|---|-------|-------------------------------------------------|--|
| 0 | OFF   | Null region (disabled)                          |  |
| 1 | TOR   | Top of range                                    |  |
| 2 | NA4   | Naturally aligned four-byte region              |  |
| 3 | NAPOT | Naturally aligned power-of-two region, ≥8 bytes |  |

Table 3.10: Encoding of A field in PMP configuration registers.

Locked PMP entries remain locked until reset

| 7        | 6                 | 5 | 4        | 3 | 2        | 1        | 0        |
|----------|-------------------|---|----------|---|----------|----------|----------|
| L (WARL) | 0 ( <b>WARL</b> ) |   | A (WARL) |   | X (WARL) | W (WARL) | R (WARL) |
| 1        | 2                 |   | 2        |   | 1        | 1        | 1        |

Figure 3.35: PMP configuration register format.

## Physical memory protection modes



- Address matching example
  - "TOR": pmpaddrx indicates end of the address range to be protected

| A | Name  | Description                                     |  |
|---|-------|-------------------------------------------------|--|
| 0 | OFF   | Null region (disabled)                          |  |
| 1 | TOR   | Top of range                                    |  |
| 2 | NA4   | Naturally aligned four-byte region              |  |
| 3 | NAPOT | Naturally aligned power-of-two region, ≥8 bytes |  |

Table 3.10: Encoding of A field in PMP configuration registers.

- Starts at 0 for segment 0, at end of segment 0 for segment 1 etc.
- For now, we use:
  - w\_pmpaddr0(0x3F\_FFFF\_FFFFFFUll); // 54 "1" bits
  - w\_pmpcfg0(0xF); // TOR (top of range) with R+W+X permission
- Enables access to all physical memory (addresses 0...2<sup>56</sup>-1)
- Other modes configurable (NA4, NAPOT)
  - pmpaddr gives start address
  - See [2] Section 3.7

| pmpaddr  | pmpcfg.A | Match type and size                   |
|----------|----------|---------------------------------------|
| уууууууу | NA4      | 4-byte NAPOT range                    |
| ууууууу0 | NAPOT    | 8-byte NAPOT range                    |
| yyyyyy01 | NAPOT    | 16-byte NAPOT range                   |
| ууууу011 | NAPOT    | 32-byte NAPOT range                   |
|          |          |                                       |
| уу011111 | NAPOT    | 2 <sup>XLEN</sup> -byte NAPOT range   |
| y0111111 | NAPOT    | 2 <sup>XLEN+1</sup> -byte NAPOT range |
| 01111111 | NAPOT    | 2 <sup>XLEN+2</sup> -byte NAPOT range |
| 11111111 | NAPOT    | 2 <sup>XLEN+3</sup> -byte NAPOT range |

Table 3.11: NAPOT range encoding in PMP address and configuration registers.

### Exception handling: C code



```
void exception(void) {
  uint64 syscall number;
  uint64 parameter;
  uint64 retval = 0;
  // copy registers a7 and a0 to variables nr and param
  // decode syscall number
  // adjust return value - return to instr. after ecall! (at address mepc+4)
  uint64 pc = r mepc(); // read value of exception program counter
  w mepc(pc+4); // adjust mepc to skip the causing "ecall" instruction
  // pass the return value back in a0
  asm volatile("add a0, %0, x0" : : "r" (retval));
  // this function returns to ex.S
```

#### Adjusting mepc is critical!

- without this, we would jump right back to the ecall instruction
  - ...and immediately end up back here!
- +4 because a regular RISC-V instruction takes four bytes

### Restructuring our OS



#### Separate kernel and user code

Add an exception handler for all syscalls

#### Files:

- hardware.h defines for I/O addresses and structs (UART)
- riscv.h all support assembler functions to access CSRs
- boot.S assembler startup code, jumps to setup function
- ex.S assembler code for saving and restoring registers,
   called when an exception (ecall) occurs
- setup.c setup function, all code only required once to set up the processor and jump to user mode for the first time
- kernel.c all kernel code:
   exception handler and code to implement system calls
- hello.c your user mode code containing the "main" function and the system call stub function(s)

### Conclusion



- We built a bit of a 1960s-style OS...
  - or maybe a very primitive version of 1980's MS-DOS? 🤥
  - single-tasking, polling only (no interrupts so far DOS used them)
- System calls are defined interfaces from user to kernel mode
  - Applications can be forced to use the defined system calls only
  - Kernel is able to check parameters for validity
- Next lecture: protecting the OS
  - Use PMP for basic protection from user mode accesses
    - separate address spaces for OS and user mode
  - Executables as separate binaries
    - Executable formats and loading executables

### References



- 1. The RISC-V Instruction Set Manual Volume I: Unprivileged ISA, Document Version 20191213, chapter 25
- 2. The RISC-V Instruction Set Manual Volume II: Privileged Architecture, Document Version 20211203
- 3. Daniel Mangum, *RISC-V Bytes*, <a href="https://danielmangum.com/categories/risc-v-bytes/">https://danielmangum.com/categories/risc-v-bytes/</a>
- 4. Stephen Marz, *RISC-V OS using Rust*, <a href="https://osblog.stephenmarz.com/index.html">https://osblog.stephenmarz.com/index.html</a>
- 5. Russ Cox, Frans Kaashoek and Robert Morris, xv6: a simple, Unix-like teaching operating system, <a href="https://github.com/mit-pdos/xv6-riscv-book">https://github.com/mit-pdos/xv6-riscv-book</a>
- 6. Using the GNU Compiler Collection, section 6.47.2 Extended Asm Assembler Instructions with C Expression Operands <a href="https://gcc.gnu.org/onlinedocs/gcc/Extended-Asm.html">https://gcc.gnu.org/onlinedocs/gcc/Extended-Asm.html</a>
- 7. TDT4186 Operating Systems 2022 Lecture 9: Memory management (slide 24 ff.) <a href="https://folk.ntnu.no/michaeng/tdt4186">https://folk.ntnu.no/michaeng/tdt4186</a> 22/slides/os09.pdf