

# PMW3901MB-TXQT: Optical Motion Tracking Chip

#### **Product Datasheet**

## **General Description**

The PMW3901MB-TXQT is PixArt Imaging's latest optical navigation chip designed with far field optics technology that enables navigation in the air. It is housed in a 28-pin chip-on-board (COB) package that provides X-Y motion information with a wide working range of 80 mm to infinity. It is most suitable for far field application for motion detection.

### **Key Features**

- Wide working range from 80 mm to infinity
- No lens focusing required during lens mounting process
- Power consumption of < 9 mA @ run mode
- 16-bits motion data registers
- Motion detect pin output
- Internal oscillator no clock input needed

## **Applications**

- Devices that require far field motion detection, e.g Drone
- Indoor and outdoor X-Y positioning especially in GPS denied environment

## **Key Parameters**

| Parameter          | Value                         |  |  |  |  |
|--------------------|-------------------------------|--|--|--|--|
| Supply Voltage (V) | $V_{DD}$ : 1.8 – 2.1          |  |  |  |  |
|                    | V <sub>DDIO</sub> : 1.8 – 3.6 |  |  |  |  |
| Working Range (mm) | 80 to infinity                |  |  |  |  |
| Interface          | 4-Wire SPI @ 2 MHz            |  |  |  |  |
| Package Type       | 28-pin COB Package with       |  |  |  |  |
|                    | Lens Assembly:                |  |  |  |  |
| <b>→</b>           | 6 x 6 x 2.28 mm               |  |  |  |  |

## **Ordering Information**

| Part Number    | Package Type       |  |  |  |  |  |
|----------------|--------------------|--|--|--|--|--|
| PMW3901MB-TXQT | 28-pin COB Package |  |  |  |  |  |
| LN03-ZSZ       | Lens Assembly      |  |  |  |  |  |





For any additional inquiries, please contact us at <a href="http://www.pixart.com/contact.asp">http://www.pixart.com/contact.asp</a>

# **PixArt Imaging Inc.**

## **Contents**

|        | 3901MB-TXQT: Optical Motion Tracking Chip |       |
|--------|-------------------------------------------|-------|
|        | neral Description                         |       |
|        | reatures                                  |       |
| •      |                                           |       |
|        | plications                                |       |
|        | Parameters                                |       |
|        | lering Information                        |       |
|        | Figures                                   |       |
| 1.0    | Tables                                    |       |
| 1.1    |                                           |       |
| 1.2    |                                           |       |
| 1.3    |                                           |       |
| 2.0    | Operating Specifications                  |       |
| 2.1    |                                           |       |
| 2.2    | Recommended Operating Conditions          | 8     |
| 2.3    | DC Characteristics                        | 9     |
| 2.4    | AC Characteristics                        | 10    |
| 3.0    | Mechanical Specifications                 | 12    |
| 3.1    | Package Marking                           | 12    |
| 3.2    | Package Outline Drawing                   | 12    |
| 3.3    | Assembly Drawings                         | 13    |
| 4.0    | System Level Description                  | 15    |
| 4.1    | Reference Schematic                       | 15    |
| 4.2    | Assembly Recommendation                   | 16    |
| 4.3    | Manual re-work of chip assembly           | 16    |
| 5.0    | Power States & Sequence                   | 17    |
| 5.1    | Power-Up Sequence                         | 17    |
| 5.2    | Power-Down Sequence                       | 18    |
| 6.0    | Serial Port Interface Communication       | 19    |
| 6.1    | Signal Description                        | 19    |
| 6.2    | Motion Pin Timing                         | 19    |
| 6.3    | Chip Select Operation                     | 19    |
| 6.4    | Write Operation                           | 20    |
| Versio | on 1.10   20 June 2017                    | тоисн |

SEE. FEEL. TOUCH.

# **PixArt Imaging Inc.**

Optical Motion Tracking Chip

| 6.5     | Read Operation                                                      | 21 |
|---------|---------------------------------------------------------------------|----|
| 6.6     | Required Timing between Read and Write Commands (t <sub>sxx</sub> ) | 22 |
| 7.0     | Operation                                                           | 24 |
| 7.1     | Burst Mode                                                          | 24 |
| 7.2     | Motion Read                                                         | 24 |
| 7.3     | Frame Capture                                                       | 26 |
| 8.0     | Registers                                                           | 29 |
| 8.1     | Registers List                                                      | 29 |
| 8.2     | Performance Optimization Registers                                  | 29 |
| 8.3     | Register Description                                                | 33 |
| Appen   | dix A: Resolution versus Height Chart                               | 42 |
| Appen   | dix B: External Illumination Guide                                  | 43 |
| Revisio | on History                                                          | 45 |

## **List of Figures**

| Figure 1. Functional Block Diagram                                          | 6  |
|-----------------------------------------------------------------------------|----|
| Figure 2. Pin Configuration                                                 | 7  |
| Figure 3. Package Outline Drawing                                           | 12 |
| Figure 4. System Assembly View                                              | 13 |
| Figure 5. Exploded View of System Assembly                                  | 13 |
| Figure 6. Recommended PCB Layout                                            | 14 |
| Figure 7. Lens Outline Drawing                                              | 14 |
| Figure 8. PMW3901MB Reference Schematics                                    | 15 |
| Figure 9. Write Operation                                                   | 20 |
| Figure 10. MOSI Set-up and Hold Time                                        | 20 |
| Figure 11. Read Operation                                                   | 21 |
| Figure 12. MISO Delay and Hold Time                                         | 21 |
| Figure 13. Timing between two Write Commands                                | 22 |
| Figure 14. Timing between Write and Read commands                           | 22 |
| Figure 15. Timing between Read and either Write or subsequent Read commands | 22 |
| Figure 16. Motion Read Timing                                               |    |
| Figure 17. Raw Data Map                                                     | 28 |
| Figure 18. Resolution vs Height Chart                                       | 42 |
| Figure 19. LED_N pulsing                                                    | 43 |
| Figure 20. Schematics to drive external LED circuitry                       | 44 |

## **List of Tables**

| Table 1. Signal Pins Description                      |    |
|-------------------------------------------------------|----|
| Table 2. Absolute Maximum Ratings                     | 8  |
| Table 3. Recommended Operating Conditions             | 8  |
| Table 4. DC Electrical Specifications                 |    |
| Table 5. AC Electrical Specifications                 | 10 |
| Table 6. Code Identification                          | 12 |
| Table 7. State of Signal Pins during Power-Up & Reset | 17 |
| Table 8. State of Signal Pins during Shutdown.        | 18 |
| Table 9. Register List                                | 29 |
| Table 10. Performance Optimization Registers          | 29 |
| Table 11. Product ID Related Registers                | 33 |
| Table 12. Reset and Shutdown Related Registers        | 34 |
| Table 13. Motion Related Registers                    | 35 |
| Table 14. Operational Check Related Registers         |    |
| Table 15. Troubleshooting Related Registers           | 40 |

#### 1.0 Introduction

#### 1.1 Overview

PMW3901MB-TXQT is based on Optical Navigation Technology, which measures changes in position by optically acquiring sequential picture elements and mathematically determining the direction and magnitude of movement. PMW3901MB contains a Picture Element Acquisition System (PEAS), a hard-coded Digital Signal Processing System (DSPS), and a four-wire serial port interface. The picture elements acquired by the PEAS are processed by the DSPS to determine the direction and distance of motion. The DSPS calculates the delta X and delta Y relative displacement. An external microcontroller reads and translates the delta X and delta Y information from PMW3901MB into radio frequency signals before sending them to the host.

Figure 1 below shows the functional block diagram of PMW3901MB. Refer to the subsequent chapters for detailed information on the functionality of the different interface blocks.

This datasheet describes the electrical characteristics, configuration specifications, I/O timings, and provides recommendations for handling PMW3901MB and its lens assembly.



Figure 1. Functional Block Diagram

#### 1.2 Terminology

| Term | Description                      |
|------|----------------------------------|
| DSPS | Digital Signal Processing System |
| ESD  | Electrostatic Discharge          |
| LED  | Light Emitting Diode             |
| IC   | Integrated Circuit               |
| I/O  | Input / Output                   |
| IR   | Infrared                         |
| MCU  | Microcontroller Unit             |
| PCB  | Printed Circuit Board            |

## 1.3 Signal Description



Figure 2. Pin Configuration

Table 1. Signal Pins Description

| Pin No.   | Signal Name | Туре               | Description                                                                      |
|-----------|-------------|--------------------|----------------------------------------------------------------------------------|
| Functiona | al Group:   | Power Supplies     |                                                                                  |
| 2         | VDD         | Power              | Input power supply                                                               |
| 3         | VDDIO       | Power              | I/O reference voltage                                                            |
| 4         | VREG        | Power              | Internal voltage output                                                          |
| 1         | GND         | Ground             | Ground                                                                           |
| 21        | GND         | Ground             | Ground                                                                           |
| Functiona | al Group:   | Control Interface  |                                                                                  |
| 16        | MOSI        | Input              | Serial data input                                                                |
| 17        | SCLK        | Input              | Serial data clock                                                                |
| 18        | MISO        | Output             | Serial data output                                                               |
| 19        | NCS         | Input              | Chip select                                                                      |
| Functiona | al Group:   | Functional I/O     |                                                                                  |
| 7         | NRESET      | Input              | Hardware reset (Active low)                                                      |
| 15        | MOTION      | Output             | Motion interrupt (Active low)                                                    |
| 20        | LED_N       | Input              | External LED control pin (Active low) (Refer <b>Appendix B</b> for more details) |
| Functiona | al Group:   | Special Function P | in                                                                               |
| 5 - 6     | NC          | NC                 | No connection (float)                                                            |
| 8 - 14    | NC          | NC                 | No connection (float)                                                            |
| 22 - 28   | NC          | NC                 | No connection (float)                                                            |
| 29*       | GND PAD     | Ground Pad         | Bottom of COB package must be connected to circuit ground                        |

Version 1.10 | 20 June 2017

## 2.0 Operating Specifications

#### 2.1 Absolute Maximum Ratings

Table 2. Absolute Maximum Ratings

| Parameters                      | Symbol              | Min. | Max. | Unit | Notes                       |
|---------------------------------|---------------------|------|------|------|-----------------------------|
| Storage Temperature             | Ts                  | -40  | 85   | °C   |                             |
| Lead-Free Solder<br>Temperature | T <sub>SOLDER</sub> |      | 260  | °C   | •. (7)                      |
| CupplyMaltage                   | $V_{DD}$            | -0.5 | 2.1  | V    |                             |
| Supply Voltage                  | V <sub>DDIO</sub>   | -0.5 | 3.6  | V    |                             |
| Input Voltage                   | V <sub>IN</sub>     | -0.5 | 3.6  | V    | All I/O pins                |
| ESD                             | ESD <sub>HBM</sub>  |      | 2    | kV   | All pins (Human Body Model) |

#### Notes:

- 1. Maximum Ratings are those values beyond which damage to the device may occur.
- 2. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation under absolute maximum-rated conditions is not implied.
- 3. Functional operation should be restricted to the Recommended Operating Conditions.

### 2.2 Recommended Operating Conditions

Table 3. Recommended Operating Conditions

| Description                 | Symbol            | Min. | Тур. | Max. | Unit       | Notes                                                                                           |
|-----------------------------|-------------------|------|------|------|------------|-------------------------------------------------------------------------------------------------|
| Operating Temperature       | T <sub>A</sub>    | 0    |      | 40   | °C         |                                                                                                 |
| Dower Supply Voltage        | $V_{DD}$          | 1.8  | 2.0  | 2.1  | V          | Including supply noise                                                                          |
| Power Supply Voltage        | $V_{\text{DDIO}}$ | 1.8  | 2.0  | 3.6  | V          | $V_{DDIO} \ge V_{DD}$                                                                           |
| Power Supply Rise Time      | t <sub>RT</sub>   | 0.15 |      | 20   | ms         | 0 to V <sub>DD</sub> min                                                                        |
| Supply Noise (Sinusoidal)   | $V_{NA}$          |      |      | 100  | $mV_{p-p}$ | 10 kHz – 75 MHz                                                                                 |
| Serial Port Clock Frequency | f <sub>SCLK</sub> |      |      | 2    | MHz        | 50% duty cycle                                                                                  |
| Working Range               | Z                 | 80   |      |      | mm         |                                                                                                 |
| Effective Viewing Angle     | V <sub>A</sub>    |      | 42   |      | 0          |                                                                                                 |
| Illuminance                 | Lx                | 60   |      |      | lux        | Tested under florescent light on crimson carpet, light grey vinyl & light grey cement surfaces. |
| Speed                       | S                 |      |      | 7.4  | rad/s      |                                                                                                 |

Note: PixArt does not guarantee the performance of the system beyond the recommended operating condition limits.

#### 2.3 DC Characteristics

Table 4. DC Electrical Specifications

| Parameters            | Symbol              | Min.                     | Тур. | Max.                  | Unit | Conditions                                            |
|-----------------------|---------------------|--------------------------|------|-----------------------|------|-------------------------------------------------------|
| Supply Current        | I <sub>DD_RUN</sub> |                          | 9    |                       | mA   | Average current. No load on MISO, MOTION.             |
| Power Down Current    | I <sub>PD</sub>     |                          | 12   |                       | uA   |                                                       |
| Input Low Voltage     | V <sub>IL</sub>     |                          |      | 0.3*V <sub>DDIO</sub> | V    | SCLK, MOSI, NCS                                       |
| Input High Voltage    | V <sub>IH</sub>     | 0.7*V <sub>DDIO</sub>    |      |                       | V    | SCLK, MOSI, NCS                                       |
| Input Hysteresis      | $V_{I\_HYS}$        |                          | 100  |                       | mV   | SCLK, MOSI, NCS                                       |
| Input Leakage Current | I <sub>LEAK</sub>   |                          | ± 1  | ± 10                  | uA   | $V_{in} = V_{DDIO}$ or $0V$ , $SCLK$ , $MOSI$ , $NCS$ |
| Output Low Voltage    | V <sub>OL</sub>     |                          |      | 0.45                  | V    | I <sub>OUT</sub> = 1mA, MISO, MOTION                  |
| Output High Voltage   | V <sub>OH</sub>     | V <sub>DDIO</sub> - 0.45 |      |                       | V    | I <sub>OUT</sub> = -1mA, MISO, MOTION                 |

**Note:** All the parameters are tested under operating conditions:  $V_{DD} = 2.0V$ ,  $V_{DDIO} = 2.0V$ ,  $T_A = 25$ °C.

#### 2.4 AC Characteristics

Table 5. AC Electrical Specifications

| Parameters                                       | Symbol                               | Min. | Тур. | Max. | Unit | Conditions                                                                                                                                                            |
|--------------------------------------------------|--------------------------------------|------|------|------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Motion Delay After Reset                         | t <sub>MOT-RST</sub>                 | 50   |      |      | ms   | From reset to valid motion, assuming motion is present                                                                                                                |
| Shutdown                                         | t <sub>STDWN</sub>                   |      |      | 500  | us   | From Shutdown mode active to low current                                                                                                                              |
| Wake from Shutdown                               | t <sub>WAKEUP</sub>                  | 50   |      |      | ms   | From Shutdown mode inactive to valid motion. Notes: A RESET must be asserted after a shutdown. Refer to section "Notes on Shutdown", also note t <sub>MOT-RST</sub> . |
| MISO Rise Time                                   | t <sub>r-MISO</sub>                  |      | 50   |      | ns   | C <sub>L</sub> = 100pF                                                                                                                                                |
| MISO Fall Time                                   | t <sub>f-MISO</sub>                  |      | 50   |      | ns   | C <sub>L</sub> = 100pF                                                                                                                                                |
| MISO Delay After SCLK                            | t <sub>DLY-MISO</sub>                |      |      | 120  | ns   | From SCLK falling edge to MISO data valid, no load conditions                                                                                                         |
| MISO Hold Time                                   | t <sub>hold-MISO</sub>               | 200  | (    |      | ns   | Data held until next falling SCLK edge                                                                                                                                |
| MOSI Hold Time                                   | t <sub>hold-MOSI</sub>               | 200  |      | ,    | ns   | Amount of time data is valid after SCLK rising edge                                                                                                                   |
| MOSI Setup Time                                  | t <sub>setup-MOSI</sub>              | 120  |      |      | ns   | From data valid to SCLK rising edge                                                                                                                                   |
| SPI Time Between Write<br>Commands               | tsww                                 | 45   |      |      | μs   | From rising SCLK for last bit of the first data byte, to rising SCLK for last bit of the second data byte.                                                            |
| SPI Time Between Write And<br>Read Commands      | t <sub>swr</sub>                     | 45   |      |      | μs   | From rising SCLK for last bit of<br>the first data byte, to rising<br>SCLK for last bit of the second<br>address byte.                                                |
| SPI Time Between Read And<br>Subsequent Commands | t <sub>SRW</sub><br>t <sub>SRR</sub> | 20   |      |      | μs   | From rising SCLK for last bit of the first data byte, to falling SCLK for the first bit of the address byte of the next command.                                      |
| SPI Read Address-Data Delay                      | t <sub>SRAD</sub>                    | 35   |      |      | μs   | From rising SCLK for last bit of the address byte, to falling SCLK for first bit of data being read.                                                                  |

| NCS Inactive After Motion Burst               | t <sub>BEXIT</sub>    | 500 |    |            | ns | Minimum NCS inactive time after motion burst before next SPI usage                                                                                                         |
|-----------------------------------------------|-----------------------|-----|----|------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NCS To SCLK Active                            | t <sub>NCS-SCLK</sub> | 120 |    |            | ns | From last NCS falling edge to first SCLK rising edge                                                                                                                       |
| SCLK To NCS Inactive<br>(For Read Operation)  | t <sub>SCLK-NCS</sub> | 120 |    |            | ns | From last SCLK rising edge to<br>NCS rising edge, for valid MISO<br>data transfer                                                                                          |
| SCLK To NCS Inactive<br>(For Write Operation) | t <sub>sclk-NCs</sub> | 35  |    |            | μs | From last SCLK rising edge to<br>NCS rising edge, for valid MOSI<br>data transfer                                                                                          |
| NCS To MISO High-Z                            | t <sub>NCS-MISO</sub> |     |    | 500        | ns | From NCS rising edge to MISO high-Z state                                                                                                                                  |
| MOTION Rise Time                              | t <sub>r-MOTION</sub> |     | 50 |            | ns | C <sub>L</sub> = 100pF                                                                                                                                                     |
| MOTION Fall Time                              | t <sub>f-MOTION</sub> |     | 50 | <b>\</b> ( | ns | C <sub>L</sub> = 100pF                                                                                                                                                     |
| Input Capacitance                             | C <sub>in</sub>       |     | 50 |            | pF | SCLK, MOSI, NCS                                                                                                                                                            |
| Load Capacitance                              | C <sub>L</sub>        |     |    | 100        | pF | MISO, MOTION                                                                                                                                                               |
| Transiant Supply Current                      | I <sub>DDT</sub>      |     | 0  | 70         | mA | Max supply current during the supply ramp from 0V to V <sub>DD</sub> with min 150 us and max 20 ms rise time (does not include charging currents for bypass capacitors).   |
| Transient Supply Current                      | I <sub>DDTIO</sub>    |     |    | 70         | mA | Max supply current during the supply ramp from 0V to V <sub>DDIO</sub> with min 150 us and max 20 ms rise time (does not include charging currents for bypass capacitors). |

Note: All the parameters are tested under operating conditions:  $V_{DD} = 2.0V$ ,  $V_{DDIO} = 2.0V$ ,  $T_A = 25$ °C.

## 3.0 Mechanical Specifications

#### 3.1 Package Marking

Refer Figure 2. Pin Configuration for the code marking location on the device package.

Table 6. Code Identification

| Code           | Marking | Description                     |
|----------------|---------|---------------------------------|
| Product Number | P3901   | Part number label               |
|                |         | Y: Year                         |
| Lot Code       | YWX     | W: Week                         |
|                |         | X: Reserved as PixArt reference |

#### 3.2 Package Outline Drawing



Notes:

- 1. Dimensions in milimeters
  - [Inches]
- 2. Coplanarity of pads: 0.08 mm
- 3. Non-cumulative pad pitch tolerance: ±0.10 mm
- 4. Maximum flash: ±0.20 mm
- 5. Dimensional tolerance:  $\pm 0.10 \text{ mm}$  unless otherwise stated
- 6. Document number: PMW3901MB-TXQT-G8\_004

CAUTION: It is advised that normal static discharge precautions be taken in handling and assembling of this component to prevent damage and/or degradation which may be induced by ESD.

Figure 3. Package Outline Drawing

### 3.3 Assembly Drawings



Figure 4. System Assembly View



Figure 5. Exploded View of System Assembly



Note: Bottom center pad of COB package must be connected to circuit ground.

Figure 6. Recommended PCB Layout



Figure 7. Lens Outline Drawing

## 4.0 System Level Description

### 4.1 Reference Schematic



#### Note:

- 1. All capacitors must be placed as close as possible to VDD, VDDIO & VREG pins.
- 2. Ceramic non-polarity capacitors are recommended.

Figure 8. PMW3901MB Reference Schematics

#### 4.2 Assembly Recommendation

- Surface mount PMW3901MB and all other electrical components onto PCB.
- Reflow the entire assembly in a no-wash solder process.
- Note: It is recommended to generate a stencil profile for the reflow process.
- Remove the protective kapton tape on top of the chip's package.
  - Note: Care must be taken to keep contamination from entering the aperture.
  - Recommendation: Hold the PCB assembly vertically when removing kapton tape.
- Place the PCB assembly horizontally with the top of the chip's package facing up.
- Insert the lens onto the optical aperture (the hole on the chip's package).
- Use a 3.5 mm diameter flat tip jig to press the lens onto the aperture until the top surface of the lens is aligned with the top surface of the chip's package.
  - Note: No lens focusing is required.
- Insert the nozzle of glue dispenser vertically inside the gluing slots and dispense glue appropriately.
- Remove the nozzle of glue dispenser and let the glue cure properly.

Note: Refer to PMW3901MB's Application Note for more information and detailed steps of the assembly process.

#### 4.3 Manual re-work of chip assembly

If there is a need to re-work the chip assembly by de-soldering and re-soldering the chip onto PCB, it is advised to do so before applying glue onto the lens' gluing slots. Please note below precautions for re-work of chip assembly:

- Remove lens from the optical aperture by peeling the lens from the gluing slot using a tweezer.
  - Note: It is important to remove the lens as it will melt under the soldering heat.
- Place kapton tape across the top of the package to keep contamination from entering the aperture.
- Perform de-soldering & soldering activities as needed.
- Remove kapton tape and insert the lens as outlined in the above section.

## 5.0 Power States & Sequence

#### 5.1 Power-Up Sequence

Although PMW3901MB performs an internal power up self-reset, it is still recommended that the Power\_Up\_Reset register is written every time power is applied. The appropriate sequence is as follows:

- 1. Apply power to VDDIO first and followed by VDD, with a delay of no more than 100ms in between each supply. Ensure all supplies are stable.
- 2. Wait for at least 40 ms.
- 3. Drive NCS high, and then low to reset the SPI port.
- 4. Write 0x5A to Power Up Reset register (or alternatively, toggle the NRESET pin).
- 5. Wait for at least 1 ms.
- 6. Read from registers 0x02, 0x03, 0x04, 0x05 and 0x06 one time regardless of the motion pin state.
- 7. Refer Section **8.2 Performance Optimization Registers** to configure the needed registers in order to achieve optimum performance of the chip.

The table below shows the state of the various pins during power-up and reset.

Table 7. State of Signal Pins during Power-Up & Reset

| State of Signal Pins after VDD is Valid |                     |                |  |  |  |
|-----------------------------------------|---------------------|----------------|--|--|--|
| Pin                                     | <b>During Reset</b> | After Reset    |  |  |  |
| NRESET                                  | Functional          | Functional     |  |  |  |
| NCS                                     | Ignored             | Functional     |  |  |  |
| MISO                                    | Undefined           | Depends on NCS |  |  |  |
| SCLK                                    | Ignored             | Depends on NCS |  |  |  |
| MOSI                                    | Ignored             | Depends on NCS |  |  |  |
| MOTION                                  | Undefined           | Functional     |  |  |  |

<u>Note</u>: The NRESET pin can be used to perform a full chip reset. When asserted, it performs the same function as the Power\_Up\_Reset register. The NRESET pin needs to be asserted (held to logic 0) for at least 100 ns. The NRESET pin cannot be left floating or unconnected.

#### 5.2 Power-Down Sequence

PMW3901MB can be set to Shutdown mode by writing to Shutdown register. The SPI port should not be accessed when Shutdown mode is asserted, except the power-up command (writing 0x5A to register 0x3A). Other ICs on the same SPI bus can be accessed, as long as the chip's NCS pin is not asserted.

To de-assert Shutdown mode:

- 1. Drive NCS high, and then low to reset the SPI port.
- 2. Write 0x5A to Power\_Up\_Reset register (or alternatively, toggle the NRESET pin).
- 3. Wait for at least 1 ms.
- 4. Read from registers 0x02, 0x03, 0x04, 0x05 and 0x06 one time regardless of the motion pin state.
- 5. Refer Section **8.2 Performance Optimization Registers** to configure the needed registers in order to achieve optimum performance of the chip.

The table below shows the state of various pins during shutdown.

Table 8. State of Signal Pins during Shutdown.

| Pin    | Status during Shutdown Mode    |
|--------|--------------------------------|
| NRESET | High                           |
| NCS    | High <sup>1</sup>              |
| MISO   | Hi-Z <sup>2</sup>              |
| SCLK   | Ignore if NCS = 1 <sup>3</sup> |
| MOSI   | Ignore if NCS = 1 <sup>4</sup> |
| MOTION | Output High                    |

#### Notes:

- 1. NCS pin must be held to 1 (high) if SPI bus is shared with other devices. It is recommended to hold to 1 (high) during Shutdown unless powering up the chip. It must be held to 0 (low) if the chip is to be re-powered up from shutdown (writing 0x5A to register 0x3A).
- 2. MISO should be either pull up or down during shutdown.
- 3. SCLK is ignored if NCS is 1 (high). It is functional if NCS is 0 (low).
- 4. MOSI is ignored if NCS is 1 (high). If NCS is 0 (low), any command present on the MOSI pin will be ignored except power-up command (writing 0x5A to register 0x3A).

#### 6.0 Serial Port Interface Communication

#### 6.1 Signal Description

The synchronous serial port is used to set and read parameters in PMW3901MB, and to read out the motion information.

The port is a four wire port. The host microcontroller always initiates communication; PMW3901MB never initiates data transfers. SCLK, MOSI, and NCS may be driven directly by a microcontroller. The port pins may be shared with other SPI slave devices. When the NCS pin is high, the inputs are ignored and the output is tri-stated.

The lines that comprise the SPI port are:

| Pin  | Description                                                                                                                                                                                                         |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCLK | Clock input, generated by the master (microcontroller).                                                                                                                                                             |
| MOSI | Input data (Master Out / Slave In).                                                                                                                                                                                 |
| MISO | Output data (Master In / Slave Out).                                                                                                                                                                                |
| NCS  | Chip select input (active low). NCS needs to be low to activate the serial port; otherwise MISO will be high Z, and MOSI & SCLK will be ignored. NCS can also be used to reset the serial port in case of an error. |

#### 6.2 Motion Pin Timing

The motion pin is an active low output that signals the micro-controller when motion has occurred. The motion pin is lowered whenever the motion bit is set; in other words, whenever there is non-zero data in the Delta\_X\_L, Delta\_X\_H, Delta\_Y\_L or Delta\_Y\_H registers. Clearing the motion bit (by reading Delta\_X\_L, Delta\_X\_H, Delta\_Y\_L or Delta\_Y\_H registers, or writing to the Motion register) will put the motion pin high.

#### 6.3 Chip Select Operation

The serial port is activated after NCS goes low. If NCS is raised during a transaction, the entire transaction is aborted and the serial port will be reset. After a transaction is aborted, the normal address-to-data or transaction-to-transaction delay is still required before beginning the next transaction.

To improve communication reliability, all serial transactions should be framed by NCS. In other words, the port should not remain enabled during periods of non-use because ESD and EFT/B events could be interpreted as serial communication and put the chip into an unknown state.

In addition, NCS must be raised after each burst-mode transaction is complete to terminate burst-mode. The port is not available for further use until burst-mode is terminated.

#### 6.4 Write Operation

Write operation, defined as data going from the micro-controller to PMW3901MB, is always initiated by the micro-controller and consists of two bytes. The first byte contains the address (seven bits) and has a "1" as its MSB to indicate data direction. The second byte contains the data. PMW3901MB reads MOSI on rising edges of SCLK.



Figure 9. Write Operation



Figure 10. MOSI Set-up and Hold Time

#### 6.5 Read Operation

A read operation, defined as data going from PMW3901MB to the micro-controller, is always initiated by the micro-controller and consists of two bytes. The first byte contains the address, is sent by the micro-controller over MOSI, and has a "0" as its MSB to indicate data direction. The second byte contains the data and is driven by PMW3901MB over MISO. The chip outputs MISO bits on falling edges of SCLK and samples MOSI bits on every rising edge of SCLK.



Figure 11. Read Operation



Figure 12. MISO Delay and Hold Time

<u>Note:</u> The minimum high state of SCLK is also the minimum MISO data hold time of PMW3901MB. Since the falling edge of SCLK is actually the start of the next read or write command, PMW3901MB will hold the state of data on MISO until the falling edge of SCLK.

### 6.6 Required Timing between Read and Write Commands (tsxx)

There are minimum timing requirements between read and write commands on the serial port.



Figure 13. Timing between two Write Commands

If the rising edge of the SCLK for the last data bit of the second write command occurs before the t<sub>SWW</sub> delay, then the first write command may not complete correctly.



Figure 14. Timing between Write and Read commands



Figure 15. Timing between Read and either Write or subsequent Read commands

Version 1.10 | 20 June 2017

If the rising edge of SCLK for the last address bit of the read command occurs before the  $t_{SWR}$  required delay, the write command may not complete correctly. During a read operation, SCLK should be delayed at least  $t_{SRAD}$  after the last address data bit to ensure that the chip has time to prepare the requested data.

The falling edge of SCLK for the first address bit of either the read or write command must be at least  $t_{SRR}$  or  $t_{SRW}$  after the last SCLK rising edge of the last data bit of the previous read operation. In addition, during a read operation SCLK should be delayed after the last address data bit to ensure that PMW3901MB has time to prepare the requested data.

### 7.0 Operation

#### 7.1 Burst Mode

Burst mode is a special serial port operation mode which may be used to reduce the serial transaction time for Motion Read. The speed improvement is achieved by continuous data clocking to or from multiple registers without the need to specify the register address, and by not requiring the normal delay period between data bytes.

#### 7.2 Motion Read

Reading the Motion\_Burst register activates Burst Mode. PMW3901MB will respond with the following motion burst report in order.

Motion burst report:

BYTE[00] = Motion

BYTE[01] = Observation

BYTE[02] = Delta\_X\_L

BYTE[03] = Delta X H

BYTE[04] = Delta\_Y\_L

BYTE[05] = Delta\_Y\_H

BYTE[06] = SQUAL

BYTE[07] = RawData\_Sum

BYTE[08] = Maximum RawData

BYTE[09] = Minimum RawData

BYTE[10] = Shutter\_Upper

BYTE[11] = Shutter Lower

After sending the register address, the microcontroller must wait for  $t_{SRAD}$ , and then begin reading data. All data bits can be read with no delay between bytes by driving SCLK at the normal rate. The data are latched into the output buffer after the last address bit is received. After the burst transmission is complete, the microcontroller must raise the NCS line for at least  $t_{BEXIT}$  to terminate burst mode. The serial port is not available for use until it is reset with NCS, even for a second burst transmission.

#### Procedure to start motion burst:

- 1. Lower NCS signal, and wait for  $t_{NCS-SCLK}$  delay.
- 2. Send Motion\_Burst address (0x16). After sending this address, MOSI should be held either high or low until the burst transmission is complete (MOSI should not be toggling during subsequent SCLK cycles).
- 3. Wait for  $t_{SRAD}$ .
- 4. Start reading SPI Data continuously up to 12 bytes. Motion burst may be terminated by pulling NCS high for at least
- 5. Check SQUAL & Shutter\_Upper values. To suppress false motion reports, discard Delta\_X and Delta Y values if the SQUAL value < 0x19 and Shutter\_Upper = 0x1F.
- 6. To read new motion burst data, repeat from step 1.



Figure 16. Motion Read Timing

### 7.3 Frame Capture

Frame Capture is the method to download the full array of raw data values using register read operation. This mode disables navigation and no other SPI activity is allowed during this period. A hardware reset is required to restore navigation.

Power-Up sequence should have been completed before performing Frame Capture. Frame Capture procedure is outlined below:

1. To enter Frame Capture mode, perform the below register writes in sequence:

| Address | Value |
|---------|-------|
| 0x7F    | 0x07  |
| 0x41    | 0x1D  |
| 0x4C    | 0x00  |
| 0x7F    | 0x08  |
| 0x6A    | 0x38  |
| 0x7F    | 0x00  |
| 0x55    | 0x04  |
| 0x40    | 0x80  |
| 0x4D    | 0x11  |

- 2. Write value 0x00 to register 0x70, and then write value 0xFF to register 0x58.
- 3. Poll RawData\_Grab\_Status register until both bits 6 & 7 are set before proceeding to the next step.

**Register Name** 

4. Read raw data from RawData\_Grab register. Each raw data consists of 8-bits and is constructed as described below:

|             |                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |                  | Address                                                           |                                                                                                               | 0x58                                           |                  |                         |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------|-------------------------|
| Access      | R/W                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                  | Reset                                                             | Value                                                                                                         | 0x00                                           |                  |                         |
| Bit         | 7                                                                                                                                                                                                                                                                                                                                                                                                                              | 6                | 5                | 4                                                                 | 3                                                                                                             | 2                                              | 1                | 0                       |
| Field       | RDG <sub>7</sub>                                                                                                                                                                                                                                                                                                                                                                                                               | RDG <sub>6</sub> | RDG <sub>5</sub> | RDG <sub>4</sub>                                                  | RDG₃                                                                                                          | RDG <sub>2</sub>                               | RDG <sub>1</sub> | RDG₀                    |
| Description | This register is used to read out the full array of raw data values. PMW3901MB needs to be stationary for the duration of grabbing raw data until the full array is completely read out, as information is read out one data at a time.  This process is initialized by a single write of any value to this register. Reading this register will un 8-bits raw data at a time, toggling between upper 6-bits and lower 2-bits. |                  |                  |                                                                   |                                                                                                               |                                                | out, as the      |                         |
| Field       | Access                                                                                                                                                                                                                                                                                                                                                                                                                         | Reset            | Value            |                                                                   |                                                                                                               | Description                                    |                  |                         |
| חרכוניסן    | - /                                                                                                                                                                                                                                                                                                                                                                                                                            |                  |                  |                                                                   |                                                                                                               |                                                |                  |                         |
| RDG[5:0]    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                |                  | Raw data va                                                       | lues                                                                                                          |                                                |                  |                         |
| KDG[5:0]    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                |                  |                                                                   |                                                                                                               | s of raw data                                  | is being grat    | obed                    |
| KDG[5:0]    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                | 00               | Flag to indica                                                    | ate which bit<br>data not avai                                                                                |                                                |                  | obed                    |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | 00               | Flag to indication invalid (raw RawData_Gr                        | ate which bit<br>data not avai<br>ab register.<br>valid and ava                                               | lable). Contii                                 |                  |                         |
| RDG[5:0]    | R/W                                                                                                                                                                                                                                                                                                                                                                                                                            | 0                |                  | Flag to indicate Invalid (raw RawData_Gr Raw data is held in RDG] | ate which bit<br>data not avai<br>rab register.<br>valid and avai<br>5:0].<br>valid and avai<br>Reading of lo | lable). Contii<br>lable. Upper<br>lable. Lower | nue to poll      | ata are<br>ata are held |

5. Construct each raw data by assigning upper 6-bits values from RDG[5:0] as RawData[7:2] and assigning lower 2-bits values from RDG[3:2] as RawData[1:0].

RawData\_Grab register.

6. Continue Steps (4) and (5) until all 1225 raw data are read.

RawData\_Grab

- 7. To capture another frame, repeat Steps (2) to (6).
- 8. To exit Frame Capture mode, perform the below register writes in sequence:

| Address | Value |
|---------|-------|
| 0x7F    | 0x00  |
| 0x4D    | 0x11  |
| 0x40    | 0x80  |
| 0x55    | 0x80  |
| 0x7F    | 0x08  |
| 0x6A    | 0x18  |

Version 1.10 | 20 June 2017

| Address | Value |
|---------|-------|
| 0x7F    | 0x07  |
| 0x41    | 0x0D  |
| 0x4C    | 0x80  |
| 0x7F    | 0x00  |

Note: Manual reset is needed after frame capture to restore navigation.



Figure 17. Raw Data Map

## 8.0 Registers

### 8.1 Registers List

PMW3901MB registers are accessible via the serial port. The registers are used to read motion data and status as well as to set the device configuration.

Table 9. Register List

| Address | Register Name   | Access | Reset | Address | Register Name       | Access | Reset |
|---------|-----------------|--------|-------|---------|---------------------|--------|-------|
| 0x00    | Product_ID      | RO     | 0x49  | 0x0A    | Minimum_RawData     | RO     | 0x00  |
| 0x01    | Revision_ID     | RO     | 0x00  | 0x0B    | Shutter_Lower       | RO     | 0x00  |
| 0x02    | Motion          | R/W    | 0x00  | 0x0C    | Shutter_Upper       | RO     | 0x00  |
| 0x03    | Delta_X_L       | RO     | 0x00  | 0x15    | Observation         | R/W    | 0x00  |
| 0x04    | Delta_X_H       | RO     | 0x00  | 0x16    | Motion_Burst        | RO     | 0x00  |
| 0x05    | Delta_Y_L       | RO     | 0x00  | 0x3A    | Power_Up_Reset      | WO     | N/A   |
| 0x06    | Delta_Y_H       | RO     | 0x00  | 0x3B    | Shutdown            | WO     | N/A   |
| 0x07    | Squal           | RO     | 0x00  | 0x58    | RawData_Grab        | R/W    | 0x00  |
| 0x08    | RawData_Sum     | RO     | 0x00  | 0x59    | RawData_Grab_Status | RO     | 0x00  |
| 0x09    | Maximum_RawData | RO     | 0x00  | 0x5F    | Inverse_Product_ID  | RO     | 0xB6  |

### 8.2 Performance Optimization Registers

Upon power-up of PMW3901MB, there are a number of registers to configure in order to achieve optimum performance of the chip. These registers are PixArt proprietary information, thus no additional information is provided in this datasheet with regards to these register's descriptions. These registers should be written or read in sequence as outlined below:

Table 10. Performance Optimization Registers

| Function | Address | Value         | Remarks                                                                                                                                                      |
|----------|---------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Write    | 0x7F    | 0x00          |                                                                                                                                                              |
| Write    | 0x55    | 0x01          |                                                                                                                                                              |
| Write    | 0x50    | 0x07          |                                                                                                                                                              |
| Write    | 0x7F    | 0x0E          |                                                                                                                                                              |
| Write    | 0x43    | 0x10          | If value 0x08 is not read back, write register 0x43 with value 0x10 and read register 0x47 again. Repeat this for a total of 3 trials. If unsuccessful, exit |
| Read     | 0x47    | 0x08          | the routine. Power cycle PMW3901MB and re-attempt the registers' configuration.                                                                              |
| Dood     | 0.67    | Bit 7 set     | Write register 0x48 with value 0x04                                                                                                                          |
| Read     | 0x67    | Bit 7 not set | Write register 0x48 with value 0x02                                                                                                                          |
| Write    | 0x7F    | 0x00          |                                                                                                                                                              |
| Write    | 0x51    | 0x7B          |                                                                                                                                                              |
| Write    | 0x50    | 0x00          |                                                                                                                                                              |
| Write    | 0x55    | 0x00          |                                                                                                                                                              |
| Write    | 0x7F    | 0x0E          |                                                                                                                                                              |
| Read     | 0x73    | Not 0x00      | *Skip the next segment with rows highlighted with asterisk*                                                                                                  |

Version 1.10 | 20 June 2017

| Read   | 0x73         | 0x00 | Proceed with the next segment with rows highlighted with asterisk* |
|--------|--------------|------|--------------------------------------------------------------------|
| *Read  | 0x73<br>0x70 | "C1" | Assign C1 as the value read back from register 0x70                |
| Neau   | 0x70         | CI   | If $C1 \le 28$ , then $C1 = C1 + 14$                               |
|        |              |      | If C1 > 28, then C1 = C1 + 11                                      |
|        |              |      | * C1 should be capped to a maximum value of 0x3F                   |
| *Read  | 0x71         | "C2" | Assign C2 as the value read back from register 0x71                |
|        |              |      | $C2 = (C2 \times 45) / 100$                                        |
| *Write | 0x7F         | 0x00 | <b>*</b> . ( / <b>*</b>                                            |
| *Write | 0x61         | 0xAD |                                                                    |
| *Write | 0x51         | 0x70 |                                                                    |
| *Write | 0x7F         | 0x0E |                                                                    |
| *Write | 0x70         | "C1" | C1 value as calculated above                                       |
| *Write | 0x71         | "C2" | C2 value as calculated above                                       |
| Write  | 0x7F         | 0x00 |                                                                    |
| Write  | 0x61         | 0xAD |                                                                    |
| Write  | 0x7F         | 0x03 | * L >                                                              |
| Write  | 0x40         | 0x00 |                                                                    |
| Write  | 0x7F         | 0x05 |                                                                    |
| Write  | 0x41         | 0xB3 |                                                                    |
| Write  | 0x43         | 0xF1 |                                                                    |
| Write  | 0x45         | 0x14 |                                                                    |
| Write  | 0x5B         | 0x32 |                                                                    |
| Write  | 0x5F         | 0x34 |                                                                    |
| Write  | 0x7B         | 0x08 |                                                                    |
| Write  | 0x7F         | 0x06 |                                                                    |
| Write  | 0x44         | 0x1B |                                                                    |
| Write  | 0x40         | 0xBF | ,                                                                  |
| Write  | 0x4E         | 0x3F |                                                                    |
| Write  | 0x7F         | 0x08 |                                                                    |
| Write  | 0x65         | 0x20 |                                                                    |
| Write  | 0x6A         | 0x18 |                                                                    |
| Write  | 0x7F         | 0x09 |                                                                    |
| Write  | 0x4F         | 0xAF |                                                                    |
| Write  | 0x5F         | 0x40 |                                                                    |
| Write  | 0x48         | 0x80 |                                                                    |
| Write  | 0x49         | 0x80 |                                                                    |
| Write  | 0x57         | 0x77 |                                                                    |
| Write  | 0x60         | 0x78 |                                                                    |
| Write  | 0x61         | 0x78 |                                                                    |
| Write  | 0x62         | 0x08 |                                                                    |
|        | 12           |      |                                                                    |

Version 1.10 | 20 June 2017

SEE. FEEL. TOUCH.

| Write | 0x63 | 0x50 |   |
|-------|------|------|---|
| Write | 0x7F | 0x0A |   |
| Write | 0x45 | 0x60 |   |
| Write | 0x7F | 0x00 | _ |
| Write | 0x4D | 0x11 |   |
| Write | 0x55 | 0x80 |   |
| Write | 0x74 | 0x1F |   |
| Write | 0x75 | 0x1F |   |
| Write | 0x4A | 0x78 |   |
| Write | 0x4B | 0x78 |   |
| Write | 0x44 | 0x08 |   |
| Write | 0x45 | 0x50 |   |
| Write | 0x64 | 0xFF |   |
| Write | 0x65 | 0x1F |   |
| Write | 0x7F | 0x14 | A |
| Write | 0x65 | 0x67 |   |
| Write | 0x66 | 0x08 |   |
| Write | 0x63 | 0x70 |   |
| Write | 0x7F | 0x15 |   |
| Write | 0x48 | 0x48 |   |
| Write | 0x7F | 0x07 |   |
| Write | 0x41 | 0x0D |   |
| Write | 0x43 | 0x14 |   |
| Write | 0x4B | 0x0E |   |
| Write | 0x45 | OxOF |   |
| Write | 0x44 | 0x42 | , |
| Write | 0x4C | 0x80 |   |
| Write | 0x7F | 0x10 |   |
| Write | 0x5B | 0x02 |   |
| Write | 0x7F | 0x07 |   |
| Write | 0x40 | 0x41 |   |
| Write | 0x70 | 0x00 |   |

Delay 10 ms before resuming the below register writes:

| Function | Address | Value |
|----------|---------|-------|
| Write    | 0x32    | 0x44  |
| Write    | 0x7F    | 0x07  |

Version 1.10 | 20 June 2017

| Function | Address | Value |
|----------|---------|-------|
| Write    | 0x40    | 0x40  |
| Write    | 0x7F    | 0x06  |
| Write    | 0x62    | 0xF0  |
| Write    | 0x63    | 0x00  |
| Write    | 0x7F    | 0x0D  |
| Write    | 0x48    | 0xC0  |
| Write    | 0x6F    | 0xD5  |
| Write    | 0x7F    | 0x00  |
| Write    | 0x5B    | 0xA0  |
| Write    | 0x4E    | 0xA8  |
| Write    | 0x5A    | 0x50  |
| Write    | 0x40    | 0x80  |



## 8.3 Register Description

#### 8.3.1 Product ID

Table 11. Product ID Related Registers

| Usage                  | Register Addresses |  |
|------------------------|--------------------|--|
| Product identification | 0x00, 0x01, 0x5F   |  |

| Register Name | Product_ID       |                  |                  |                  |                  |                  |                  |                  |
|---------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|               |                  |                  |                  | Add              | lress            | 0x00             |                  |                  |
| Access        | RO               |                  |                  | Reset Value 0x49 |                  |                  |                  |                  |
| Bit           | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
| Field         | PID <sub>7</sub> | PID <sub>6</sub> | PID <sub>5</sub> | PID <sub>4</sub> | PID <sub>3</sub> | PID <sub>2</sub> | PID <sub>1</sub> | PID <sub>0</sub> |
| Description   |                  | •                |                  | assigned to th   |                  |                  | _                | er does not      |

| Register Name | Revision_ID            |                  |                  |                  |                  |                  |             |                  |  |
|---------------|------------------------|------------------|------------------|------------------|------------------|------------------|-------------|------------------|--|
|               |                        |                  |                  | Add              | lress            | 0x01             |             |                  |  |
| Access        | RO                     |                  |                  | Reset Value 0x00 |                  |                  |             |                  |  |
| Bit           | 7                      | 6                | 5                | 4                | 3                | 2                | 1           | 0                |  |
| Field         | RID <sub>7</sub>       | RID <sub>6</sub> | RID <sub>5</sub> | RID <sub>4</sub> | RID <sub>3</sub> | RID <sub>2</sub> | $RID_1$     | RID <sub>0</sub> |  |
| Description   | This registe released. | r contains t     | he current I     | C revision. It   | is subject to    | change wh        | en new IC v | ersions are      |  |

| Register Name | Inverse_Pro       | duct_ID           |                   |                   |                   |                   |                   |                   |
|---------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|               |                   |                   |                   | Add               | lress             | 0x5F              |                   |                   |
| Access        | RO                |                   |                   | Reset Value 0xB6  |                   |                   |                   |                   |
| Bit           | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
| Field         | IPID <sub>7</sub> | IPID <sub>6</sub> | IPID <sub>5</sub> | IPID <sub>4</sub> | IPID <sub>3</sub> | IPID <sub>2</sub> | IPID <sub>1</sub> | IPID <sub>0</sub> |
| Description   | This value is     | the inverse       | of the Produ      | ct_ID. It is use  | ed to test the    | SPI port har      | dware.            |                   |

### 8.3.2 Reset and Shutdown Related Registers

## Table 12. Reset and Shutdown Related Registers

| Usage                          | Register Addresses |  |
|--------------------------------|--------------------|--|
| Reset / shutting down the chip | 0x3A, 0x3B         |  |

| Register Name | Power_Up_                                                                                                    | Reset                                                                                    |                  |                  |                  |                  |                  |                  |  |
|---------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|------------------|------------------|--|
|               |                                                                                                              |                                                                                          |                  | Add              | lress            | 0x3A             |                  |                  |  |
| Access        | WO                                                                                                           |                                                                                          |                  | Reset Value N/A  |                  |                  |                  |                  |  |
| Bit           | 7                                                                                                            | 6                                                                                        | 5                | 4                | 3                | 2                | 1                | 0                |  |
| Field         | PUR <sub>7</sub>                                                                                             | PUR <sub>6</sub>                                                                         | PUR <sub>5</sub> | PUR <sub>4</sub> | PUR <sub>3</sub> | PUR <sub>2</sub> | PUR <sub>1</sub> | PUR <sub>0</sub> |  |
| Description   | Write 0x5A to this register to reset the chip. All settings will revert to default values. Reset is required |                                                                                          |                  |                  |                  |                  |                  |                  |  |
| Description   | after recove                                                                                                 | after recovering from shutdown mode and to restore normal operation after Frame Capture. |                  |                  |                  |                  |                  |                  |  |

| Register Name | Shutdown        |                                                                                                                                                                                                                    |                 |                 |                 |                 |        |        |  |
|---------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------|-----------------|-----------------|--------|--------|--|
|               |                 |                                                                                                                                                                                                                    |                 | Add             | ress            | 0x3B            |        |        |  |
| Access        | WO              |                                                                                                                                                                                                                    |                 | Reset Value N/A |                 |                 |        |        |  |
| Bit           | 7               | 6                                                                                                                                                                                                                  | 5               | 4               | 3               | 2               | 1      | 0      |  |
| Field         | SD <sub>7</sub> | $SD_6$                                                                                                                                                                                                             | SD <sub>5</sub> | SD <sub>4</sub> | SD <sub>3</sub> | SD <sub>2</sub> | $SD_1$ | $SD_0$ |  |
| Description   |                 | $SD_7$ $SD_6$ $SD_5$ $SD_4$ $SD_3$ $SD_2$ $SD_1$ $SD_0$ Write 0xB6 to this register to set the chip to shutdown mode. Refer Section <b>5.2 Power-Down Sequence</b> for more details and on the recovery procedure. |                 |                 |                 |                 |        |        |  |

### 8.3.3 Motion Related Registers

## Table 13. Motion Related Registers

| Usage                             | Register Addresses                 |
|-----------------------------------|------------------------------------|
| Motion report status, accessing & | 0x02, 0x03, 0x04, 0x05, 0x06, 0x16 |
| logging data output               |                                    |

| Register Name | Motion                                                                                                                                |                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                   |                                                                                    |                                                                                |                                                                         |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------|
|               |                                                                                                                                       |                                                                                                                         | Ado                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                   | 0x02                                                                               |                                                                                |                                                                         |
| Access        | R/W                                                                                                                                   |                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Value                                                                                             | 0x00                                                                               |                                                                                |                                                                         |
| Bit           | 7                                                                                                                                     | 6                                                                                                                       | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 3                                                                                                 | 2                                                                                  | 1                                                                              | 0                                                                       |
| Field         | MOT <sub>7</sub>                                                                                                                      | Reserved                                                                                                                | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Reserved                                                                                          | Reserved                                                                           | Reserved                                                                       | Reserved                                                                |
| Description   | procedure to  1. Read the register  2. If Bit 7 is should be Note: If register will be lo  3. To supply and Shu  4. To read Step (1). | o read the me walues. Is set, Delta_oe read in second the pelta_X_L, Do is read for the pest. Iter_Upper = a new set of | otion register gister. This was a constant of the constant of | ne if motion he is as follow will freeze the _H, Delta_Y_L the accumulate_Y_L and Delta_Y_L and Delta_X_L, Del | s: Delta_X_L, [ _, Delta_Y_H, lated motion Delta_Y_H reg n Delta_X_L, a_X and Delta Delta_X_H, De | Delta_X_H, D<br>, SQUAL and<br>gisters are no<br>Delta_X_H, D<br>a Y values if the | Shutter_Upp<br>t read before<br>Delta_Y_L and<br>he SQUAL val<br>Delta_Y_H), i | d Delta_Y_H per registers the motion d Delta_Y_H lue < 0x19 repeat from |

| Field            | Access               | Reset | Value | Description                                                                                         |  |  |  |
|------------------|----------------------|-------|-------|-----------------------------------------------------------------------------------------------------|--|--|--|
|                  |                      |       |       | Motion since last report                                                                            |  |  |  |
| MOT <sub>7</sub> | MOT <sub>7</sub> R/W |       | 0     | No motion                                                                                           |  |  |  |
| MO17             | IV/VV                | U     | 1     | Motion occurred, data ready for reading in Delta_X_L, Delta_X_H, Delta_Y_L and Delta_Y_H registers. |  |  |  |

| Register Name | Delta_X_L                 |                |                                   |               |                |                |                                 |                |
|---------------|---------------------------|----------------|-----------------------------------|---------------|----------------|----------------|---------------------------------|----------------|
|               |                           |                |                                   | Add           | lress          | 0x03           |                                 |                |
| Access        | RO                        |                |                                   | Reset         | : Value        | 0x00           |                                 |                |
| Bit           | 7                         | 6              | 5                                 | 4             | 3              | 2              | 1                               | 0              |
| Field         | X <sub>7</sub>            | X <sub>6</sub> | <b>X</b> <sub>5</sub>             | $X_4$         | X <sub>3</sub> | X <sub>2</sub> | X <sub>1</sub>                  | X <sub>0</sub> |
| Description   | X movemen<br>the register | Motion -32     | ce last report<br>1768 -32767<br> | . Absolute va | 0 +1           | +-{}           | olution. Read 66 +32767 FE 7FFF | ing it clears  |

| Register Name | Delta_X_H       |                 |                 |                 |                 |                 |                 |                |  |
|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|----------------|--|
|               |                 |                 |                 | Add             | dress           | 0x04            |                 |                |  |
| Access        | RO              |                 |                 | Reset           | : Value         | 0x00            |                 |                |  |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2 1 0           |                 |                |  |
| Field         | X <sub>15</sub> | X <sub>14</sub> | X <sub>13</sub> | X <sub>12</sub> | X <sub>11</sub> | X <sub>10</sub> | X <sub>9</sub>  | X <sub>8</sub> |  |
|               | Delta_X_H n     | nust be reac    | l after Delta_  | X_L to have t   | he full motio   | n data. Readi   | ng it clears th | ne register.   |  |
| Description   | Note: It is re  | commende        | d that registe  | ers 0x02, 0x03  | 3, 0x04, 0x05   | and 0x06 be     | read sequen     | tially.        |  |

| Register Name | Delta_Y_L                |                                                                                                                  |                |           |                |                |                |                |  |  |
|---------------|--------------------------|------------------------------------------------------------------------------------------------------------------|----------------|-----------|----------------|----------------|----------------|----------------|--|--|
|               |                          |                                                                                                                  |                | Add       | lress          | 0x05           |                |                |  |  |
| Access        | RO                       | <b>A</b>                                                                                                         |                | Reset     | Value          | 0x00           |                |                |  |  |
| Bit           | 7                        | 6                                                                                                                | 5              | 4         | 3              | 2              | 1              | 0              |  |  |
| Field         | Y <sub>7</sub>           | Y <sub>6</sub>                                                                                                   | Y <sub>5</sub> | $Y_4$     | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |  |  |
|               | Y movement the register. | Y movement counts since last report. Absolute value is determined by resolution. Reading it clears the register. |                |           |                |                |                |                |  |  |
| Description   |                          | Motion -32                                                                                                       | 768 -32767     | -2 -1     | 0 +1           | +2 +327        | 66 +32767<br>  |                |  |  |
|               |                          | Delta_Y 8                                                                                                        | :000 8001      | FFFE FFFF | 00 01          | 02 7F.         | FE 7FFF        |                |  |  |

Version 1.10 | 20 June 2017

| Register Name | Delta_Y_H       |                 |                 |                 |                 |                 |                       |                |  |
|---------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------------|----------------|--|
|               |                 |                 |                 | Add             | Address         |                 | 0x06                  |                |  |
| Access        | RO              |                 |                 | 0x00            |                 |                 |                       |                |  |
| Bit           | 7               | 6               | 5               | 4               | 3               | 2 1 0           |                       |                |  |
| Field         | Y <sub>15</sub> | Y <sub>14</sub> | Y <sub>13</sub> | Y <sub>12</sub> | Y <sub>11</sub> | Y <sub>10</sub> | <b>Y</b> <sub>9</sub> | Y <sub>8</sub> |  |
|               | Delta_Y_H r     | nust be reac    | after Delta_    | Y_L to have t   | he full motio   | n data. Readi   | ing it clears th      | ne register.   |  |
| Description   | Note: It is re  | ecommende       | d that registe  | ers 0x02, 0x03  | 3, 0x04, 0x05   | and 0x06 to     | be read sequ          | entially.      |  |

| Register Name | Motion_Burst                      |                 |                 |              |                 |                 |               |             |
|---------------|-----------------------------------|-----------------|-----------------|--------------|-----------------|-----------------|---------------|-------------|
|               |                                   |                 |                 | Address 0x16 |                 |                 |               |             |
| Access        | RO                                |                 |                 | Reset        | Value           | 0x00            |               |             |
| Bit           | 7                                 | 6               | 5               | 4            | 3               | 2               | 1             | 0           |
| Field         | $MB_7$                            | MB <sub>6</sub> | MB <sub>5</sub> | $MB_4$       | MB <sub>3</sub> | MB <sub>2</sub> | $MB_1$        | $MB_0$      |
| Description   | The Motion_<br><b>Motion Read</b> | _               |                 | r high-speed | access of up    | to 12 registe   | er bytes. See | Section 7.2 |

### 8.3.4 Operational Check Related Registers

## Table 14. Operational Check Related Registers

| Usage                                                                    | Register Addresses                 |
|--------------------------------------------------------------------------|------------------------------------|
| Read only registers - Provide information related to chip's performance. | 0x07, 0x08, 0x09, 0x0A, 0x0B, 0x0C |

| Register Name | SQUAL                                               | SQUAL                                                        |                                                        |                                |                 |                              |                                |        |  |
|---------------|-----------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------|--------------------------------|-----------------|------------------------------|--------------------------------|--------|--|
|               |                                                     |                                                              |                                                        | Add                            | lress           | 0x07                         |                                |        |  |
| Access        | RO                                                  |                                                              |                                                        | Reset                          | : Value         | 0x00                         |                                |        |  |
| Bit           | 7 6 5                                               |                                                              |                                                        | 4                              | 3               | 2                            | 1                              | 0      |  |
| Field         | SQ <sub>7</sub>                                     | $SQ_6$                                                       | SQ <sub>5</sub>                                        | SQ <sub>4</sub>                | SQ <sub>3</sub> | SQ <sub>2</sub>              | $SQ_1$                         | $SQ_0$ |  |
| Description   | in the curre  Number of I  The maximus changes in S | nt frame. Us<br>Features = SC<br>um SQUAL re<br>SQUAL, varia | e the followi<br>Q <i>UAL Registe</i><br>egister value | is 0xFF. Since<br>AL when look | find the total  | I number of viges in the cur | valid features<br>rent frame c | 5:     |  |

| Register Name | RawData_S        | Sum                 |                  |                           |                  |                  |             |                  |
|---------------|------------------|---------------------|------------------|---------------------------|------------------|------------------|-------------|------------------|
|               |                  |                     |                  | Add                       | lress            | 0x08             |             |                  |
| Access        | RO               |                     |                  | Reset                     | Value            | 0x00             |             |                  |
| Bit           | 7                | 6                   | 5                | 4                         | 3                | 2                | 1           | 0                |
| Field         | RDS <sub>7</sub> | RDS <sub>6</sub>    | RDS <sub>5</sub> | RDS <sub>4</sub>          | RDS <sub>3</sub> | RDS <sub>2</sub> | $RDS_1$     | RDS <sub>0</sub> |
| Description   | formula bel      | ow:<br>w Data = (Re | egister Value    | * 2048) / 122 The minimur | 5                |                  |             |                  |
| <b>*</b> *    | change eve       | _                   | value is Ox96.   | THE IIIIIIIIIII           | ii register va   | iue is o. The i  | nawData_Sui | II value call    |

| Register Name | Maximum_         | RawData          |                                 |                     |                  |                  |               |                  |  |
|---------------|------------------|------------------|---------------------------------|---------------------|------------------|------------------|---------------|------------------|--|
|               |                  |                  |                                 | Add                 | lress            | 0x09             | 0x09          |                  |  |
| Access        | RO               |                  |                                 | Reset               | : Value          | 0x00             |               |                  |  |
| Bit           | 7                | 6                | 5                               | 4                   | 3                | 2                | 1             | 0                |  |
| Field         | MRD <sub>7</sub> | MRD <sub>6</sub> | MRD <sub>5</sub>                | MRD <sub>4</sub>    | MRD <sub>3</sub> | MRD <sub>2</sub> | $MRD_1$       | MRD <sub>0</sub> |  |
| Description   |                  |                  | e in current f<br>ge every fran | rame. Minimi<br>ne. | um value = 0,    | maximum va       | lue = 255. Th | e maximum        |  |

| Register Name | Minimum_RawData    |                    |                                  |                     |                     |                    |               |                    |  |
|---------------|--------------------|--------------------|----------------------------------|---------------------|---------------------|--------------------|---------------|--------------------|--|
|               |                    |                    |                                  | Add                 | <b>Address</b> 0x0A |                    |               |                    |  |
| Access        | RO                 |                    |                                  | Reset               | Value               | 0x00               |               |                    |  |
| Bit           | 7                  | 6                  | 5                                | 4                   | 3                   | 2                  | 1             | 0                  |  |
| Field         | MinRD <sub>7</sub> | MinRD <sub>6</sub> | MinRD <sub>5</sub>               | MinRD <sub>4</sub>  | MinRD <sub>3</sub>  | MinRD <sub>2</sub> | $MinRD_1$     | MinRD <sub>0</sub> |  |
| Description   |                    |                    | e in current fr<br>ge every frar | rame. Minimu<br>ne. | um value = 0,       | maximum va         | lue = 255. Th | e minimum          |  |

| Register Name | Shutter_Lo     | Shutter_Lower                            |                |  |                |                |                |       |                |  |  |
|---------------|----------------|------------------------------------------|----------------|--|----------------|----------------|----------------|-------|----------------|--|--|
|               |                |                                          |                |  | Address 0x0B   |                |                |       |                |  |  |
| Access        | RO             |                                          |                |  | Reset          | Value          | 0x00           |       | _              |  |  |
| Bit           | 7              | 6                                        | 5              |  | 4              | 3              | 2              | 1     | 0              |  |  |
| Field         | S <sub>7</sub> | S <sub>6</sub>                           | S <sub>5</sub> |  | S <sub>4</sub> | S <sub>3</sub> | S <sub>2</sub> | $S_1$ | S <sub>0</sub> |  |  |
| Description   | Lower byte     | wer byte of the 13-bit Shutter register. |                |  |                |                |                |       |                |  |  |

| Register Name | Shutter_Upper             |                                                                                                                                                                                                                                                                                                                                                                                                          |          |                 |                 |                 |                |                |
|---------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-----------------|-----------------|----------------|----------------|
|               |                           |                                                                                                                                                                                                                                                                                                                                                                                                          |          | Address         |                 | 0x0C            |                |                |
| Access        | RO                        |                                                                                                                                                                                                                                                                                                                                                                                                          |          | Reset           | : Value         | 0x00            |                |                |
| Bit           | 7                         | 6                                                                                                                                                                                                                                                                                                                                                                                                        | 5        | 4               | 3               | 2               | 1              | 0              |
| Field         | Reserved                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                 | Reserved | S <sub>12</sub> | S <sub>11</sub> | S <sub>10</sub> | S <sub>9</sub> | S <sub>8</sub> |
| Description   | Shutter_Up<br>to keep the | Upper 5-bit of the 13-bit Shutter register. Unit is clock cycles of the internal oscillator. Read Shutter_Upper first, then Shutter_Lower. They should be read consecutively. The shutter is adjusted to keep the average raw data values within normal operating range. The shutter value is checked and automatically adjusted to a new value if needed on every frame when operating in default mode. |          |                 |                 |                 |                |                |

#### 8.3.5 Troubleshooting Related Registers

### Table 15. Troubleshooting Related Registers

| Usage                          | Register Addresses |
|--------------------------------|--------------------|
| Dumping datalogs / information | 0x15, 0x58, 0x59   |

| Register Name | Observation                                                                                                                                                                                                                                                                                                          |          |                 |                  |                 |                 |                 |                 |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|------------------|-----------------|-----------------|-----------------|-----------------|
|               |                                                                                                                                                                                                                                                                                                                      |          |                 | Ado              | dress           | 0x15            |                 |                 |
| Access        | R/W                                                                                                                                                                                                                                                                                                                  |          |                 | Reset Value 0x00 |                 |                 |                 |                 |
| Bit           | 7                                                                                                                                                                                                                                                                                                                    | 6        | 5               | 4                | 3               | 2               | 1               | 0               |
| Field         | Reserved                                                                                                                                                                                                                                                                                                             | Reserved | OB <sub>5</sub> | OB <sub>4</sub>  | OB <sub>3</sub> | OB <sub>2</sub> | OB <sub>1</sub> | OB <sub>0</sub> |
| Description   | User must clear the register by writing 0x00, wait for 15 ms, and read the register. The active processes OB[5:0] will have set their corresponding bits. The read back value should be 0xBF. This register may be used as part of recovery scheme to detect a problem caused by EFT/B or ESD by monitoring OB[5:0]. |          |                 |                  |                 |                 |                 |                 |

| Register Name | RawData_Grab     |                                                                                                 |                  |                  |                  |                  |         |         |
|---------------|------------------|-------------------------------------------------------------------------------------------------|------------------|------------------|------------------|------------------|---------|---------|
|               |                  |                                                                                                 |                  | Add              | lress            | 0x58             |         |         |
| Access        | R/W              |                                                                                                 |                  | Reset            | : Value          | 0x00             |         |         |
| Bit           | 7                | 6                                                                                               | 5                | 4                | 3                | 2                | 1       | 0       |
| Field         | RDG <sub>7</sub> | RDG <sub>6</sub>                                                                                | RDG <sub>5</sub> | RDG <sub>4</sub> | RDG <sub>3</sub> | RDG <sub>2</sub> | $RDG_1$ | $RDG_0$ |
|               | This registe     | This register is used to read out the full array of raw data values. PMW3901MB needs to be held |                  |                  |                  |                  |         |         |

This register is used to read out the full array of raw data values. PMW3901MB needs to be held stationary for the duration of grabbing raw data until the full array is completely read out, as the information is read out one data at a time.

#### Description

This process is initialized by a single write of any value to this register. Reading this register will unload 8-bits raw data at a time, toggling between upper 6-bits and lower 2-bits. Refer **Section 7.3 Frame Capture** for more details.

| Field    | Access | Reset | Value | Description                                                                  |  |    |
|----------|--------|-------|-------|------------------------------------------------------------------------------|--|----|
| RDG[5:0] | R/W    | 0     |       | Raw data values                                                              |  |    |
|          |        |       |       | Flag to indicate which bits of raw data is being grabbed                     |  |    |
| <b>*</b> |        | 0     | 00    | Invalid (raw data not available).                                            |  |    |
| RDG[7:6] | R/W    |       | 01    | Raw data is valid and available. Upper 6-bits raw data are held in RDG[5:0]. |  |    |
|          |        |       |       |                                                                              |  | 10 |
|          |        |       | 11    | Invalid (raw data not available).                                            |  |    |

Version 1.10 | 20 June 2017

| Register Name     | RawData_G             | irab_Status                                                                                                      |                          |                                   |             |          |          |          |
|-------------------|-----------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------|-------------|----------|----------|----------|
|                   |                       |                                                                                                                  |                          | Add                               | Address     |          |          |          |
| Access            | RO                    |                                                                                                                  |                          | Reset                             | : Value     | 0x00     |          |          |
| Bit               | 7                     | 6                                                                                                                | 5                        | 4                                 | 3           | 2        | 1        | 0        |
| Field             | RDGS <sub>7</sub>     | RDGS <sub>6</sub>                                                                                                | Reserved                 | Reserved                          | Reserved    | Reserved | Reserved | Reserved |
| Description       | This registe details. | This register provides status of raw data grab process. Refer <b>Section 7.3 Frame Capture</b> for more details. |                          |                                   |             |          |          |          |
| Field             | Access                | Access Reset Value Description                                                                                   |                          |                                   |             |          | 1        |          |
| DDCC              | RO                    | 0                                                                                                                | 0                        | Raw data is not from location 0,0 |             |          |          |          |
| RDGS <sub>6</sub> | KDG36 KO              | 0                                                                                                                | 1                        | Raw data is from location 0,0     |             |          |          |          |
| DDCs              | RO                    | 0                                                                                                                | 0                        | Raw data grab is not valid        |             |          |          |          |
| RDGS <sub>7</sub> | I KU                  | 0                                                                                                                | 1 Raw data grab is valid |                                   |             |          |          |          |
|                   |                       |                                                                                                                  |                          | naw data gr                       | ab is valid |          |          |          |

## **Appendix A: Resolution versus Height Chart**

This chart serves as a reference of resolution count with its corresponding height.



Note: Interpolation is applied to resolution count beyond 2 m.

Figure 18. Resolution vs Height Chart

### **Appendix B: External Illumination Guide**

This section provides information and reference schematics in utilizing the LED\_N pin from PMW3901MB to support an external LED circuitry. The intent of having an external LED circuitry is to provide the appropriate illumination necessary for user-defined applications. The advantage of syncing the LED\_N pulse to drive the external LED is a good power saving feature, especially in wireless and battery-powered applications. While this section aims to provide guidance in utilizing the LED\_N pin, user owns the responsibility to select the appropriate LED and design its circuitry to meet the desired end application.

For power saving purposes, LED\_N pulsing is not enabled by default. To enable the LED\_N pulsing, refer below procedure:

- 1. Power up PMW3901MB and initialize register settings as outlined in Section 8.2 Performance Optimization Registers.
- 2. Perform below register writes in sequence:

| Address | Value |
|---------|-------|
| 0x7F    | 0x0E  |
| 0x72    | 0x0F  |
| 0x7F    | 0x00  |

3. To monitor the LED\_N pulsing, connect the LED\_N pin to  $V_{DDIO}$  via a 1K $\Omega$  resistor. By probing the LED\_N pin, one can observe the pulses as shown in below image.



Figure 19. LED\_N pulsing

An example of syncing the LED\_N pulse to drive an external LED circuitry using an IR LED and a PNP transistor (Part Number: 2N3906) is shown below:



#### Note:

- 1. All capacitors must be placed as close as possible to VDD, VDDIO & VREG pins.
- 2. Ceramic non-polarity capacitors are recommended.

Figure 20. Schematics to drive external LED circuitry

Using the above LED circuitry, the corresponding characteristics of the V<sub>XLED</sub> and I<sub>XLED</sub> are shown in below table:

| R2 (Ω) | Min V <sub>XLED</sub> (V) | Max V <sub>XLED</sub> (V) | Min I <sub>XLED</sub> (mA) | Max I <sub>XLED</sub> (mA) |  |
|--------|---------------------------|---------------------------|----------------------------|----------------------------|--|
| 2 k    | 2.70                      | 3.30                      | 60                         | 70                         |  |

Version 1.10 | 20 June 2017

## **Revision History**

| Revision No. | Date Released | Description of Change(s)                                       |
|--------------|---------------|----------------------------------------------------------------|
| V1.10        | June/20/2017  | Page 7 – Table 1: Change Pin 20 from "NC" to "LED_N".          |
|              |               | Page 8 – Table 3: Update min lux number.                       |
|              |               | Page 15: Update Figure 8 (Reference Schematics).               |
|              |               | Page 29: Update Table 10 (Performance Optimization Registers). |
|              |               | Page 43: Add Appendix B (External Illumination Guide).         |