#### **NE 155**

# Introduction to Numerical Simulations in Radiation Transport

**Lecture 2: Computing** 

R. N. Slaybaugh

January 22, 2016

#### **OUTLINE**

- History and terminology
- **2** Basic computer architecture
- 3 Introduction to Parallelism
- **4** Current supercomputers

## HOW DO WE MEASURE UTILITY?<sup>1</sup>

**IPS** (Instructions Per Second) is a measure of a computer's processor speed. IPS can be useful when comparing performance between processors made from a similar architecture, but are difficult to compare between CPU architectures

**Clock rate** typically refers to the frequency at which a CPU is running. It is measured in the SI unit Hertz.

**FLOPS** (FLoating-point Operations Per Second) is a measure of computer performance, useful in fields of scientific calculations that make heavy use of floating-point calculations.

# COMPUTING MACHINES, ORIGINS



**Figure 1:** Roman Abacus, http://history-computer.com/CalculatingTools/abacus.html

R. N. Slaybaugh NE 155 January 22, 2016

## EARLY DEVELOPMENT OF COMPUTING



Figure 2: Reconstruction of Babbage's Analytical Engine, the first general-purpose programmable computer, http://en.wikipedia.org/wiki/History\_of\_computing\_hardware #Punched\_card\_data\_processing

#### FIRST ELECTROMECHANICAL COMPUTERS



**Figure 3 :** Zuse Z3 replica on display at Deutsches Museum in Munich, en.wikipedia.org/wiki/Z3\_(computer)

R. N. Slaybaugh NE 155 January 22, 2016

#### STORED PROGRAMS



**Figure 4:** The Manchester Mark 1 was one of the world's first stored-program computers,

http://www.computer50.org/mark1/ip-mm1.mark1.html

R. N. Slaybaugh NE 155 January 22, 2016

# MICROPROGRAMMING, MAGNETIC STORAGE, TRANSISTORS

- 1951: realization that CPUs can be controlled by a miniature, highly specialized computer program in high-speed ROM
- 1954: magnetic core memory was rapidly displacing most other forms of temporary storage
- 1956: IBM introduced the first disk storage unit: using 50 24-inch metal disks, it stored 5 MB of data for \$10,000 per MB (\$90,000 in 2014 \$s)
- 1947: invention of the bipolar transistor; this replaced vacuum tubes by  $1955 \rightarrow$  "Second Generation" of computer designs

#### **SUPERCOMPUTERS**



**Figure 5:** The University of Manchester Atlas 1963, http://en.wikipedia.org/wiki/History\_of\_computing\_hardware #Punched\_card\_data\_processing

R. N. Slaybaugh NE 155 January 22, 2016

#### **INTEGRATED CIRCUIT**

With the advent of the transistor and the work on semi-conductors generally, it now seems possible to envisage electronic equipment in a solid block with no connecting wires. The block may consist of layers of insulating, conducting, rectifying and amplifying materials, the electronic functions being connected directly by cutting out areas of the various layers.

Geoffrey W.A. Dummer, Royal Radar Establishment of the Ministry of Defence, 1952

#### **GENERATIONS 4-6**

- Very large scale integration of devices on chip
- C and FORTRAN programming languages
- UNIX operating system (Bell labs, Berkeley)
- Large scale parallel processing; supercomputing centers
- Shared and distributed memory
- Parallel/vector shared/distributed memory combinations
- High speed networking

#### **COMPUTER ARCHITECTURE**



R. N. Slaybaugh NE 155 January 22, 2016 12 / 28

#### **COMPONENTS**



R. N. Slaybaugh NE 155 January 22, 2016 13 / 28

### MOORE'S "LAW"

The number of transistors on integrated circuits doubles approximately every 18 months.

- In 1965 Gordon E. Moore described this trend and predicted it to hold for at least 10 years
- He worked at Intel
- The trend has held, but is expected to change around now...



## MOORE'S "LAW"



#### WHAT IS PARALLEL ARCHITECTURE?

A parallel computer is a collection of processing elements that cooperate to solve large problems quickly

- Resource allocation
  - How much memory?
  - · How many elements?
  - How powerful are the elements?
- Data access, Communication, and Synchronization
  - How do the elements cooperate and communicate?
  - How are data transmitted between processors?
  - What are the abstractions and primitives for cooperation?
- Performance and Scalability
  - How does it all translate into performance?
  - How does it scale?

#### FORMS OF PARALLELISM

- **Bit level**: increases in word size reduced the # of instructions the processor needs
- **Instruction level**: hardware and/or software perform operations simultaneously when possible
- Memory system: overlap of memory operations with computation
- Operating system: multiple jobs run in parallel on commodity symmetric multiprocessors (SMPs)

There are limitations to all of these

To achieve high performance, the programmer needs to identify, schedule, and coordinate parallel tasks and data

R. N. Slaybaugh NE 155 January 22, 2016 17 / 28

#### PERFORMANCE

 Strong Scaling: increase element count with problem size fixed (solve a problem faster)

$$Speedup = \frac{\text{Time with P cores}}{\text{Time with 1 core}}$$

 Weak Scaling: increase element count and problem size to keep problem size per element fixed (solve bigger problems)

$$Speedup = \frac{\text{Time with 1 core}}{\text{Time with P cores}}$$



#### Types of Memory



#### **GPUs**

- Graphics Processing Unit (GPU): highly parallel, good for processing large blocks of data
- General Purpose GPU (GPGPU): Using a GPU to do CPU work computational science instead of graphics

#### **NVIDIA GPU**



#### **MICs**

- Many Integrated Core (MIC): combines many CPU cores onto a single chip
- **Heterogeneous** architecture: GPUs + CPUs or MICs + CPUs, etc.

#### Intel Xeon Phi Board



R. N. Slaybaugh NE 155 January 22, 2016

21/28

#### SCIENTIFIC COMPUTING DEMAND



## TOP 500 COMPUTERS, NOV 2015



x axis in years

# TOP 10 COMPUTERS, NOV 2015

| RANK | SITE                                                                  | SYSTEM                                                                                                                        | CORES     | RMAX<br>(TFLOP/S) | RPEAK<br>(TFLOP/S) | POWER<br>(KW) |
|------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------|--------------------|---------------|
| 1    | National Super Computer<br>Center in Guangzhou<br>China               | Tianhe-2 [MilkyWay-2] - TH-IVB-FEP Cluster, Intel<br>Xeon E5-2692 12C 2.200GHz, TH Express-2, Intel<br>Xeon Phi 31S1P<br>NUDT | 3,120,000 | 33,862.7          | 54,902.4           | 17,808        |
| 2    | DOE/SC/Oak Ridge National<br>Laboratory<br>United States              | Titan - Cray XK7 , Opteron 6274 16C 2.200GHz, Cray<br>Gemini interconnect, NVIDIA K20x<br>Cray Inc.                           | 560,640   | 17,590.0          | 27,112.5           | 8,209         |
| 3    | DOE/NNSA/LLNL<br>United States                                        | Sequoia - BlueGene/Q, Power BQC 16C 1.60 GHz,<br>Custom<br>IBM                                                                | 1,572,864 | 17,173.2          | 20,132.7           | 7,890         |
| 4    | RIKEN Advanced Institute for<br>Computational Science [AICS]<br>Japan | K computer, SPARC64 VIIIfx 2.0GHz, Tofu<br>interconnect<br>Fujitsu                                                            | 705,024   | 10,510.0          | 11,280.4           | 12,660        |
| 5    | DOE/SC/Argonne National<br>Laboratory<br>United States                | Mira - BlueGene/Q, Power BQC 16C 1.60GHz,<br>Custom<br>IBM                                                                    | 786,432   | 8,586.6           | 10,066.3           | 3,945         |
| 6    | DOE/NNSA/LANL/SNL<br>United States                                    | Trinity - Cray XC40, Xeon E5-2698v3 16C 2.3GHz,<br>Aries interconnect<br>Cray Inc.                                            | 301,056   | 8,100.9           | 11,078.9           |               |
| 7    | Swiss National<br>Supercomputing Centre (CSCS)<br>Switzerland         | Piz Daint - Cray XC30, Xeon E5-2670 8C 2.600GHz,<br>Aries interconnect , NVIDIA K20x<br>Cray Inc.                             | 115,984   | 6,271.0           | 7,788.9            | 2,325         |
| 8    | HLRS -<br>Höchstleistungsrechenzentrum<br>Stuttgart<br>Germany        | <b>Hazet Hen</b> - Cray XC40, Xeon E5-2680v3 12C 2.5GHz, Aries interconnect Cray Inc.                                         | 185,088   | 5,640.2           | 7,403.5            |               |
| 9    | King Abdullah University of<br>Science and Technology<br>Saudi Arabia | Shaheen II - Cray XC40, Xeon E5-2698v3 16C 2.3GHz,<br>Aries interconnect<br>Cray Inc.                                         | 196,608   | 5,537.0           | 7,235.2            | 2,834         |
| 10   | Texas Advanced Computing<br>Center/Univ. of Texas<br>United States    | Stampede - PowerEdge C8220, Xeon E5-2680 8C 2.700GHz, Infiniband FDR, Intel Xeon Phi SE10P Dell                               | 462,462   | 5,168.1           | 8,520.1            | 4,510         |

24/28

# POWER CONSUMPTION, NOV 2013



# POWER EFFICIENCY, NOV 2013



## WHERE ARE WE GOING?



#### RECAP

- Humans have been working to use machines for computation for a very long time
- $\bullet$  The 20th century saw the development of the computers we know today  $\to$  development of computational science as a field
- A revolution in supercomputing began at the end of the 20th century → computational science is a major contributor to knowledge
- We are reaching the limits of "traditional" architecture growth
- What we can compute and how is tightly tied to computer architecture development

R. N. Slaybaugh NE 155 January 22, 2016 28 / 28