# Project 2: Understanding Cache Memories

519021910095, Qianyun Guo, guoqianyun@sjtu.edu.cn

June 2, 2021

# 1 Introduction

In this project, I had a deep understanding of the working mechanism of cache. In part A, I wrote a cache simulator using C language, which simulates the behavior of a cache memory and records the counts of hit, miss and eviction during the test work. In part B, I tried to optimize a matrix transpose function with the goal of making it cache friendly, which means reduce the miss count during the execution of matrix transpose according to the understanding of cache operation mechanism.

# 2 Experiments

## 2.1 Part A

#### 2.1.1 Analysis

This part is about writing a cache simulator using C language. To put it simply, the C program should have the following functions: analyzing the memory trace in the reference trace files as input, maintaining the operation of the cache based on the input, using variables to record the counts of hit, miss, and eviction. The difficult points and code techniques for this part are as follows.

## Difficult points

- Analyzing the input from the reference trace files.
- Having a deep understanding of the working mechanism of cache (set-associate).
- Using proper methods to maintaining the operation of the cache.
- The implementation of LRU replacement strategy.

## Code techniques

- Set the counts of hit, miss and eviction as global static variables for functions to maintain.
- Design a BLOCK struct to simulate cache block with valid-invalid bit, tag information and LRU record.
- Design a CACHE struct to simulate cache with the number of ways per set, number of sets in the cache, the size of each block and a pointer pointed to the cache address.

- Design a function (str\_int) to change the decimal data in a string to an integer.
- Design a function (hex\_dec) to change the hexadecimal data in a string to long type, which is used for analyzing memory address.
- Design a function (parse) to analyze the memory trace in the reference trace files and get the operation type and memory address.
- Design a function (execute) to simulate accessing an address in the cache, with the use of LRU replacement strategy. Pay attention to maintaining hit, miss, and eviction variables.
- In function main(), we first analyze the command to get important parameters for initializing the cache, then open the trace files and simulate cache operation using the above functions.
- LRU replacement strategy implementation.

  Using the count to record the cumulative memory trace. Each time the program read in a memory trace, update the count. In the function execute(), the count is used to update the LRU record of accessed block. In this case, when cache have to search an eviction, the block that has the minimum LRU record means it is the one the longest not visited, and it would be chosen to be the eviction.

To enhance code readability, I wrote necessary comments for critical steps in my codes, please refer to the code section.

#### 2.1.2 Code

csim.c

```
//Guo Qianyun 519021910095
   #include "cachelab.h"
   #include <getopt.h>
   #include <stdlib.h>
   #include <unistd.h>
   #include <stdio.h>
   #include <string.h>
   #define BUFFERSIZE 50
   static int hit = 0;
                            //hit count
   static int miss = 0;
                             //miss count
   static int eviction = 0;//eviction count
11
   struct BLOCK {
                            //cache block
        int valid;
                            //valid-invalid bit
13
        long tag;
                            //tag infomation
14
15
        int LRU;
                            //LRU record
   };
16
17
   struct CACHE {
18
                        //E associativity: num of ways per set
19
        int waynum;
        int setnum;
                        //2^s num of sets
20
        int blocksize; //2^b b: num of block bits
21
        struct BLOCK **c;
22
23
   };
   int str_int(char *str);
                                //change decimal str to int
24
   long hex_dec(char *str);
                                //change hex str to decimal
   //analyze the memory trace and get the operation type and memory address
```

```
void parse(char *buffer, char *op, long *add);
    //simulate accessing an address in the cache, using LRU
28
    void execute(struct CACHE *cache, long address, int cnt);
29
31
    int main(int argc, char *argv[])
33
        struct CACHE cache;
34
35
        int s, b, S, E, B = 0;
        FILE *fp = NULL;
                                       //for tracefile
36
        char buffer[BUFFERSIZE];
                                       //for instruction in tracefile
37
38
39
        //get S, E, B
        for(int i = 0; i < argc; i++)
40
41
        {
            if(argv[i][0] == '-')
42
43
                 if(argv[i][1] == 's')
44
45
46
                     s = str_int(argv[i]);
47
                     S = 1 \langle\langle s; //2^s \rangle
48
                 if(argv[i][1] == 'E')
50
51
                     i++;
52
                     E = str_int(argv[i]);
53
54
                 if(argv[i][1] == 'b')
55
56
57
                     i++;
                     b = str_int(argv[i]);
58
                     B = 1 << b; //2^b
59
60
                 if(argv[i][1] == 't')
62
63
                     if((fp = fopen(argv[i], "r")) == NULL)
64
65
66
                         printf(" ERROR: FILE %s OPEN FAILED", argv[i]);
                         exit(1);
67
68
                 }
69
70
            }
        if (s <= 0 || E <= 0 || b <= 0)
72
73
            printf(" ERROR: INVALID PARAMETER");
74
            exit(1);
75
76
77
        //initialize cache
        cache.waynum = E;
79
        cache.setnum = S;
80
81
        cache.blocksize = B;
        cache.c = (struct BLOCK **) malloc (sizeof(struct BLOCK *) * S);//S sets
82
83
        for (int i = 0; i < S; i++)
84
```

```
85
             // E ways per set
             cache.c[i] = (struct BLOCK *) malloc (sizeof(struct BLOCK) * E);
86
             //initialize each block
87
             for(int j = 0; j < E; j++)
89
                 cache.c[i][j].valid = 0;
                 cache.c[i][j].tag = 0;
91
                 cache.c[i][j].LRU = 0;
92
93
             }
        }
94
95
         int cnt = 0;
96
97
         while(fgets(buffer, sizeof(buffer), fp)) //read in next memory trace
98
             cnt++;
99
100
             char op;
             long address;
101
             parse(buffer, &op, &address);
                                               //get operation and address
102
             if(op == 'I') continue;
                                                //skip instruction cache accesses
103
             execute(&cache, address, cnt);
104
             if(op == 'M')
                                                //M execute twice
105
                 execute(&cache, address, cnt);
106
107
         printSummary(hit, miss, eviction);
108
         return 0;
109
110
    }
111
    //change decimal str to int
112
    int str_int(char *str)
113
114
         int len = strlen(str);
115
         int res = 0;
116
         for(int i = 0; i < len; i++)</pre>
117
118
             res = res * 10 + str[i] - '0';
120
         return res;
121
122
123
    //change hex str to decimal
    long hex_dec(char *str)
125
126
         int len = strlen(str);
127
         long res = 0;
128
         for(int i = 0; i < len; i++)
129
130
             if(str[i] >='0' && str[i] <= '9')
131
                 res = res * 16 + str[i] - '0';
132
             if(str[i] >='a' && str[i] <= 'f')
133
                 res = res * 16 + str[i] - 'a' + 10;
134
             if(str[i] >='A' && str[i] <= 'F')
135
                 res = res * 16 + str[i] - 'A' + 10;
136
137
138
139
         return res;
140
    //simulate accessing an address in the cache, using LRU
142
```

```
void execute(struct CACHE *cache, long address, int cnt)
144
         int set_id = (address / cache->blocksize) % (cache->setnum);
                                                                              //which set
145
         long tag_num = (address / cache->blocksize) / (cache->setnum); //tag info
146
         //search in the set
147
         int pos = -1;
         for (int i = 0; i < cache -> waynum; i++)
149
150
151
             if (cache->c[set_id][i].valid == 1 && cache->c[set_id][i].tag == tag_num)
152
153
                 hit++;
154
155
                 cache->c[set_id][i].LRU = cnt; //update LRU record
156
                 return;
157
158
             //not found search if empty
             if(cache->c[set_id][i].valid == 0)
159
                 pos = i;
160
         }
161
        miss++;
162
         if(pos >= 0 && pos < cache->waynum)//miss but still have space
163
164
165
             cache->c[set_id][pos].valid = 1;
             cache->c[set_id][pos].tag = tag_num;
166
             cache->c[set_id][pos].LRU = cnt;
                                                   //update LRU record
167
             return:
168
         }
169
         else//evict
170
171
         {
             eviction++;
172
             int min = cache->c[set_id][0].LRU;
173
174
             for(int i = 1; i < cache->waynum; i++) //find eviction (minimum LRU)
175
176
                 if(cache->c[set_id][i].LRU < min)</pre>
177
178
                 {
                     min = cache->c[set_id][i].LRU;
179
180
                     pos = i;
                 }
181
182
             }
             cache->c[set_id][pos].tag = tag_num;
183
             cache->c[set_id][pos].LRU = cnt;
                                                    //update LRU record
184
             cache->c[set_id][pos].valid = 1;
185
186
187
         return;
    }
188
189
    //analyze the memory trace and get the operation type and memory address
190
    void parse(char *buffer, char *op, long *address)
191
192
         char addr[50];
193
         int i = 0;
194
         while (buffer[i] == ' ') i++;
195
         *op=buffer[i];
196
197
         i++;
         while (buffer[i] == ' ') i++;
198
199
         int j = 0;
         for(; buffer[i] != ',';i++,j++)
200
```

#### 2.1.3 Evaluation

• Test for csim.c (Figure 1)
Test command are as follows.

```
make ./test-csim
```

The command tests the correctness of the cache simulator on the reference traces with different cache parameters. As shown in Figure 1, the data of my cache simulator is consistent with the data from reference simulator and get full marks in all the 8 test cases.

```
/archlab2$ ./test-csim
                           Your simulator
                                                Reference simulator
                          Misses
                                   Evicts
                                                      Misses
                                                               Evicts
                                               Hits
                                                                         traces/yi2.trace
                                                            5
                                                                         traces/yi.trace
traces/dave.trace
                     167
                                        67
                                                167
                                                           71
                                                                         traces/trans.trace
                               37
                                                           37
                                        29
                     201
                                                201
                                                                    29
                                                                         traces/trans.trace
                     212
                               26
                                        10
                                                212
                                                           26
                                                                    10
                                                                         traces/trans.trace
                     231
                                                231
                                                                         traces/trans.trace
                 265189
                                     21743
                                             265189
                                                                         traces/long.trace
                                                                 21743
TEST_CSIM_RESULTS=27
```

Figure 1: Part A csim.c

## 2.2 Part B

## 2.2.1 Analysis

This part is about optimizing a matrix transpose function in order to get better cache performance, that is to say, the function causes as few cache-misses as possible. The tests evaluate 3 different-sized matrices: 32\*32, 64\*64, 61\*67 with cache parameters s=5, E=1, b=5. Before starting, it is important to analyze the cache situation according to different sizes. The difficult points and code techniques as well as thoughts for this part are as follows.

## Difficult points

- Analyzing the cache situation for each test size with parameters provided.
- Designing proper method to reduce misses.

• Allocate variables reasonably.

## Code techniques and thoughts (Classified discussion)

- 32\*32
  - Create 8 temporary variables to help transpose the matrices.
  - Block matrix, with each part size 8\*8. The reasons why I choose 8\*8 are as follows.
    - Since the cache parameters s = 5, E = 1, b = 5. The cache has 32 sets and each set has one block. The size of each block is 32 so each block contains 8 integers.
    - 32\*32 matrix, with 32 integers in each line. Since each block contains 8 integers and the cache can contain 32 blocks, the matrix element address is continuous so at most continuous 8 lines in A (8\*32 integers in total) can be in the cache at the same time. As shown in Figure 2.



Figure 2: cache situation for 32\*32 matrix

- When executing matrix transpose, the operation in B has the same rules as A. That means, to avoid conflict as much as possible, the size of block matrix is at most 8\*8. On the other side, if the size of block size is smaller than 8\*8, part of the cache space will be wasted, and part of the data in one cached block will be wasted.
- While transpose block matrix, we use the 8 temporary variables instead of using 8 loops like function below for that alternately access matrices A and B may cause unnecessary conflict misses.

In this way, the total miss count is 287.

## • 64\*64

- Create 8 temporary variables to help transpose the matrices.
- Block matrix. Similar to the above analysis, but this time at most continuous 4 lines in A (4\*64 integers in total) can be in the cache at the same time. Thus, the first reaction is to choose the size of 4\*4. However, the implementation in this way will cause 1699 miss count in total, which has not yet reached the optimization requirements, so further optimization is needed. As shown in Figure 3.



Figure 3: cache situation for 64\*64 matrix

- It can be noticed that when transposing the first 4\*4 block matrix, some of the data from A in the cached block has not used yet, and some of the space of B in the cached block has not used either. To make full use of them, we temporarily transpose the unused part of A to unused part of B. In this way, we have to expand the operation range of each loop to 8 \* 8.
- The specific steps to transpose 8\*8 block matrix are as follows.
  - Firstly, transpose the first 4\*4 block matrix in A to B (up-left part in A to up-left part in B), and temporarily transpose the up-right 4\*4 part in A to the up-right 4\*4 part in B for these parts has been cached. As shown in Figure 4.



Figure 4: First Step

• Secondly, transpose the down-left 4\*4 part in A to the up-right 4\*4 part in B and move the temporary data in the up-right 4\*4 part in B to the down-left 4\*4 part in B. We have to first use 8 temporary variables to record the data for it may be covered during execution. As shown in Figure 5.



Figure 5: Second Step

• Thirdly, transpose the down-right 4\*4 part in A to the down-right 4\*4 part in B. As shown in Figure 6.



Figure 6: Third Step

In this way, the total miss count is 1179.

## 61\*67

- We still choose to operate on block matrix, but since M is not equal to N, we can't use fixed 8 variables as before so we chose to use loops.
- First, I tried 8\*8 block matrix and the miss count reached 2118, which has not yet reached the optimization requirements.
- By accident, I tired 16\*16 block matrix and the miss count reached 1992, which has reached the optimization requirements.
- Noticed that the miss count may have correlation to the size of block matrix size. I
  defined PARTSIZE and change it to test the correlation. The results are shown in the
  bellow Table 1

| Table 1: the correlation between PARTSIZE and MISS |      |      |      |      |      |      |      |      |
|----------------------------------------------------|------|------|------|------|------|------|------|------|
| PARTSIZE                                           | 4    | 8    | 12   | 16   | 17   | 18   | 19   | 20   |
| MISS                                               | 2425 | 2118 | 2057 | 1992 | 1950 | 1961 | 1979 | 2002 |

• We can see the correlation between miss count and PARTSIZE is a U shape, and when PARTSIZE is 17, we get the lowest point. So finally the PARTSIZE is set to 17.

To enhance code readability, I wrote necessary comments for critical steps in my codes, please refer to the code section.

#### 2.2.2 Code

#### trans.c

```
//Guo Qianyun 519021910095
2
    * trans.c - Matrix transpose B = A^T
3
     * Each transpose function must have a prototype of the form:
5
     * void trans(int M, int N, int A[N][M], int B[M][N]);
    * A transpose function is evaluated by counting the number of misses
    * on a 1KB direct mapped cache with a block size of 32 bytes.
10
11
   #include <stdio.h>
   #include "cachelab.h"
12
   #define PARTSIZE 17
13
   int is_transpose(int M, int N, int A[N][M], int B[M][N]);
14
15
16
      transpose_submit - This is the solution transpose function that you
17
           will be graded on for Part B of the assignment. Do not change
18
           the description string "Transpose submission", as the driver
19
           searches for that string to identify the transpose function to
20
           be graded.
21
22
   char transpose_submit_desc[] = "Transpose submission";
23
   void transpose_submit(int M, int N, int A[N][M], int B[M][N])
24
25
        if(M == 32 \&\& N == 32)
26
27
        {
            int t0, t1, t2, t3, t4, t5, t6, t7;
28
            for(int i = 0; i < N; i += 8)
29
30
                for(int j = 0; j < M; j +=8)
31
32
                    for(int a = i; a < i+8; a++)
33
34
                         int b = j;
35
                         // 8 integer from a line in A
36
                         t0 = A[a][b];
37
                         t1 = A[a][b+1];
                         t2 = A[a][b+2];
39
                         t3 = A[a][b+3];
40
                        t4 = A[a][b+4];
41
                         t5 = A[a][b+5];
42
43
                         t6 = A[a][b+6];
                         t7 = A[a][b+7];
44
                         //put to B
45
                         B[b][a] = t0;
46
                         B[b+1][a] = t1;
47
                         B[b+2][a] = t2;
48
                         B[b+3][a] = t3;
49
                         B[b+4][a] = t4;
                         B[b+5][a] = t5;
51
                         B[b+6][a] = t6;
52
                         B[b+7][a] = t7;
53
54
                    }
```

```
55
                 }
             }
56
57
         else if(M == 64 \&\& N == 64)
58
59
             int t0, t1, t2, t3, t4, t5, t6, t7;
             for(int i = 0; i < N; i += 8)
61
62
                 for(int j = 0; j < M; j +=8)
63
64
                      for(int a = i; a < i+4; a++)
65
66
67
                          int b = j;
68
                          t0 = A[a][b];
69
                          t1 = A[a][b+1];
                          t2 = A[a][b+2];
71
                          t3 = A[a][b+3];
72
                          t4 = A[a][b+4];
73
                          t5 = A[a][b+5];
74
                          t6 = A[a][b+6];
                          t7 = A[a][b+7];
76
                          //up_left part of A to up_left part of B
78
                          B[b][a] = t0;
79
                          B[b+1][a] = t1;
 80
                          B[b+2][a] = t2;
81
                          B[b+3][a] = t3;
83
84
                          //temporarily up_right part of A to up_right part of B
                          B[b][a+4] = t4;
85
                          B[b+1][a+4] = t5;
86
                          B[b+2][a+4] = t6;
                          B[b+3][a+4] = t7;
88
                      for(int b = j; b < j+4; b++)
90
                      {
91
                          int a = i;
92
                          t0 = A[a+4][b];
93
94
                          t1 = A[a+5][b];
                          t2 = A[a+6][b];
95
                          t3 = A[a+7][b];
96
97
                          t4 = B[b][a+4];
98
                          t5 = B[b][a+5];
                          t6 = B[b][a+6];
100
                          t7 = B[b][a+7];
101
102
                          //down_left part of A to up_right part of B
103
                          B[b][a+4] = t0;
104
                          B[b][a+5] = t1;
105
                          B[b][a+6] = t2;
106
                          B[b][a+7] = t3;
107
108
109
                          //the temporary up_right part of B move to down_left part of B
                          B[b+4][a] = t4;
110
                          B[b+4][a+1] = t5;
111
                          B[b+4][a+2] = t6;
112
```

```
B[b+4][a+3] = t7;
113
114
                       for(int a = i+4; a<i+8; a++)
115
116
                           int b = j+4;
117
                           t0 = A[a][b];
118
                           t1 = A[a][b+1];
119
                           t2 = A[a][b+2];
120
121
                           t3 = A[a][b+3];
122
                           //down_right part of A to down_right part of B
123
                           B[b][a] = t0;
124
125
                           B[b+1][a] = t1;
                           B[b+2][a] = t2;
126
127
                           B[b+3][a] = t3;
128
                  }
129
             }
130
         }
131
         else if(M == 61 \&\& N == 67)
132
133
              for(int i = 0; i < N; i+=PARTSIZE)</pre>
134
135
                  for(int j = 0; j < M; j+=PARTSIZE)</pre>
136
137
                       for(int a = i; a < i+PARTSIZE \&\& a < N; a++)
138
139
                           for(int b = j; b < j+PARTSIZE && b < M; b++)
140
141
142
                                B[b][a] = A[a][b];
143
                       }
144
                  }
145
             }
146
         }
         else
148
149
         {
              int i, j, tmp;
150
              for (i = 0; i < N; i++) {
151
152
                  for (j = 0; j < M; j++) {
                       tmp = A[i][j];
153
                       B[j][i] = tmp;
154
                  }
155
             }
156
157
         }
     }
158
159
160
      * You can define additional transpose functions below. We've defined
161
      \ensuremath{^{*}} a simple one below to help you get started.
162
163
164
165
      * trans - A simple baseline transpose function, not optimized for the cache.
166
167
     char trans_desc[] = "Simple row-wise scan transpose";
168
169
     void trans(int M, int N, int A[N][M], int B[M][N])
    1 {
170
```

```
171
         int i, j, tmp;
172
         for (i = 0; i < N; i++) {
173
             for (j = 0; j < M; j++) {
174
                 tmp = A[i][j];
175
176
                 B[j][i] = tmp;
             }
177
         }
178
179
    }
180
181
182
183
       registerFunctions - This function registers your transpose
            functions with the driver. At runtime, the driver will
184
185
            evaluate each of the registered functions and summarize their
186
            performance. This is a handy way to experiment with different
            transpose strategies.
187
188
    void registerFunctions()
189
    {
190
         /* Register your solution function */
191
         registerTransFunction(transpose_submit, transpose_submit_desc);
192
193
         /* Register any additional transpose functions */
194
         registerTransFunction(trans, trans_desc);
195
196
197
    }
198
199
200
       is_transpose - This helper function checks if B is the transpose of
            A. You can check the correctness of your transpose by calling
201
            it before returning from the transpose function.
202
203
    int is_transpose(int M, int N, int A[N][M], int B[M][N])
204
205
    {
        int i, j;
206
207
         for (i = 0; i < N; i++) {
208
             for (j = 0; j < M; ++j) {
209
210
                 if (A[i][j] != B[j][i]) {
                     return 0;
211
                 }
212
             }
213
214
215
         return 1;
    }
216
```

## 2.2.3 Evaluation

Test command are as follows.

```
make
./test-trans -M 32 -N 32
./test-trans -M 64 -N 64
./test-trans -M 61 -N 67
```

```
gqy@gqy-VirtualBox:~/archlab2$ ./test-trans -M 32 -N 32
Function 0 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 0 (Transpose submission): hits:1766, misses:287, evictions:255

Function 1 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 1 (Simple row-wise scan transpose): hits:870, misses:1183, evictions:1151

Summary for official submission (func 0): correctness=1 misses=287

TEST_TRANS_RESULTS=1:287
```

Figure 7: Part B: M=32, N=32

```
gqy@gqy-VirtualBox:~/archlab2$ ./test-trans -M 64 -N 64
Function 0 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 0 (Transpose submission): hits:9066, misses:1179, evictions:1147
Function 1 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 1 (Simple row-wise scan transpose): hits:3474, misses:4723, evictions:4691
Summary for official submission (func 0): correctness=1 misses=1179
TEST_TRANS_RESULTS=1:1179
```

Figure 8: Part B: M=64, N=64

```
gqy@gqy-VirtualBox:~/archlab2$ ./test-trans -M 61 -N 67
Function 0 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 0 (Transpose submission): hits:6229, misses:1950, evictions:1918
Function 1 (2 total)
Step 1: Validating and generating memory traces
Step 2: Evaluating performance (s=5, E=1, b=5)
func 1 (Simple row-wise scan transpose): hits:3756, misses:4423, evictions:4391
Summary for official submission (func 0): correctness=1 misses=1950
TEST_TRANS_RESULTS=1:1950
```

Figure 9: Part B: M=61, N=67

- Test for M=32 and N=32 (Figure 7)
- Test for M=64 and N=64 (Figure 8)
- Test for M=61 and N=67 (Figure 9)

The command tests the count of miss of each type of matrix. The count of miss for M=32 and N=32 is 287, the count of miss for M=64 and N=64 is 1179, the count of miss for M=61 and N=67 is 1950, which all reached the optimization requirements.

# 3 Conclusion

## 3.1 Problems

- Have a thorough understanding of the mechanism of cache operation. Writing a cache simulator entails a good grasp of the cache mechanism. Since the csim.c is almost empty, we have to write from scratch. At first, I had no clue about where to start, so I chose to review the content of the classes about cache and then figure out the way.
- Figure out implementation method for cache simulation and LRU replacement strategy. To simulate the cache properly we have to create proper functions and structs. Fortunately, I have tried to write a memory simulator with TLB and page table in the operating system class and this part is similar to that, so it can be solved after careful thoughts.
- Figure out further optimization method for 64\*64 matrix transpose. When noticing that 4\*4 block matrix method is not enough for the optimization requirements, I was stuck in a bottleneck. After an efficient discussion with classmates and a deep personal thought, the further optimization method was figured out finally.

## 3.2 Achievements

- In Part A, I successfully wrote a cache simulator which runs correctly with right record of hit count, miss count and eviction count, using LRU replacement strategy.
- In Part B, I carefully analyzed the cache situation under different matrix sizes and optimizing the function step by step. Especially in the optimization step for 64\*64 matrix, a little more complex but Intuitive approach was figured out and meet the requirements successfully. In the optimization for 61\*67 matrix, I found the best parameter for the block matrix by several testing. Besides, all the optimization steps and my thoughts are illustrated in detail with necessary figures in the analysis part.
- To take care of the readability of the codes, I added detailed comments in each critical step.
- In brief, the project helped me have a better understanding of the cache performance. It provided me with an opportunity to apply theoretical knowledge to practice, which both enhanced my grasp of the knowledge and strengthened my coding ability. By the way, completing the whole project on my own gives me a great sense of achievement.

Finally, I would like to appreciate Miss Shen and teaching assistants for their careful guidance and support, from which I have benefited a lot.