## Architetture dei Sistemi di Elaborazione 02GOLOV GRB-ZZZ Laboratory 3 Expected delivery of lab\_03.zip must include: - program\_1\_a.s, program\_1\_b.s and program\_1\_c.s - this file compiled and if possible in pdf format.

Please, configure the winMIPS64 simulator with the *Base Configuration* provided in the following:

- Code address bus: 12
- Data address bus: 12
- Pipelined FP arithmetic unit (latency): 6 stages
- Pipelined multiplier unit (latency): 8 stages
- Divider unit (latency): not pipelined unit, 24 clock cycles
- Forwarding is enabled
- Branch prediction is disabled
- Branch delay slot is disabled
- Integer ALU: 1 clock cycle
- Data memory: 1 clock cycle
- Branch delay slot: 1 clock cycle.



1) Starting from the assembly program you created in the previous lab called program\_1.s:

```
for (i = 0; i < 60; i++){
	v5[i] = ((v1[i]+v2[i]) * v3[i])+v4[i];
	v6[i] = v5[i]/(v4[i]*v1[i]);
	v7[i] = v6[i]*(v2[i]+v3[i]);
}
```

- a. Detect manually the different data, structural and control hazards that provoke a pipeline stall
- b. Optimize the program by re-scheduling the program instructions in order to eliminate as many hazards as possible. Compute manually the number of clock cycles the new program (**program\_1\_a.s**) requires to execute, and compare the obtained results with the ones obtained by the simulator.
- c. Starting from <a href="mailto:program\_1\_a.s">program\_1\_a.s</a>, enable the *branch delay slot* and re-schedule some instructions in order to improve the previous program execution time. Compute manually the number of clock cycles the new program (<a href="mailto:program\_1\_b.s">program\_1\_b.s</a>) requires to execute, and compare the obtained results with the ones obtained by the simulator.
- d. Unroll 3 times the program (**program\_1\_b.s**), if necessary re-schedule some instructions and increase the number of used registers. Compute

manually the number of clock cycles the new program (**program\_1\_c.s**) requires to execute, and compare the obtained results with the ones obtained by the simulator.

## Complete the following table with the obtained results:

| Program  Clock cycle | program_1.s (*) | <pre>program_1_a.s (*)</pre> | program_1_b.s | program_1_c.s |
|----------------------|-----------------|------------------------------|---------------|---------------|
| computation  By hand | 3667            | 3547                         | 3488          | 1960          |
| By simulation        | 3667            | 3547                         | 3488          | 1977          |

<sup>(\*)</sup> branch delay slot disabled

Compare the results obtained in point 1, and provide some explanation in the case the results are different.

## **Eventual explanation:**

In program\_1\_c.s the number of instructions by hand and by simulation is different. The cause of this could be that WinMips64 runs the FP operations different, particularly it puts raw stalls inside the execution stage. To the opposite, I considered the raw stalls only before or after the execution stage during developing.

The attached file pipeline\_program\_1.xls shows the simulation by hand for each program.