|              |                | 6.13        | 6.12                       | 6.11               | 6.10             | 6.9          | 6,8                 | 6.7          | 6.6             | 6.5                           |
|--------------|----------------|-------------|----------------------------|--------------------|------------------|--------------|---------------------|--------------|-----------------|-------------------------------|
| Problems 290 | References 290 | Summary 289 | Modular Design Methodology | Demultiplexers 279 | Multiplexers 273 | Encoders 271 | Code Converters 268 | Decoders 262 | Multipliers 259 | Arithmetic/Logic Units (ALUs) |
|              |                |             | 286                        |                    |                  |              |                     |              |                 | 253                           |

## 7 Programmable Logic 292

| 7.8                                     | 7.7                         | 7.6             |                              |                         | 7.5                                |                              |                         | 7.4                                  |                                           |                              |                         | 7.3                  | 7.2                                          | 7.1              |
|-----------------------------------------|-----------------------------|-----------------|------------------------------|-------------------------|------------------------------------|------------------------------|-------------------------|--------------------------------------|-------------------------------------------|------------------------------|-------------------------|----------------------|----------------------------------------------|------------------|
| Summary 329 References 329 Problems 330 | PLDs Versus Gate Arrays 324 | Gate Arrays 319 | 7.5.2 Off-the-Shelf PALs 319 | 7.5.1 Types of PALs 316 | Programmable Array Logic (PAL) 311 | 7.4.2 Off-the-Shelf PLAs 310 | 7.4.1 Types of PLAs 309 | Programmable Logic Arrays (PLAs) 306 | 7.3.3 Multiple-Module Implementations 301 | 7.3.2 Off-the-Shelf ROMs 300 | 7.3.1 Types of ROMs 298 | Read Only Memory 295 | Circuit Implementation Modes and Devices 292 | Introduction 292 |
|                                         |                             |                 |                              |                         |                                    |                              |                         |                                      |                                           |                              |                         |                      |                                              |                  |

## 8 Synchronous Sequentian Circuits 331

| 8.4               |                                     |                                   | ون<br>دن                                 |                                            |                        |                         |                        |                                     | 8.2            | č.               |
|-------------------|-------------------------------------|-----------------------------------|------------------------------------------|--------------------------------------------|------------------------|-------------------------|------------------------|-------------------------------------|----------------|------------------|
| Flip-Flop ICs 349 | 8.3.2 Edge-Triggered Flip-Flops 346 | 8.3.1 Master-Slave Flip-Flops 344 | Timing Characteristics of Flip-Flops 343 | 8.2.5 Characteristic and Excitation Tables | 8.2.4 T Flip-Flops 340 | 8.2.3 JK Flip-Flops 339 | 8.2.2 D Flip-Flops 338 | 8.2.1 Set-Reset (SR) Flip-Flops 334 | Flip-Flops 334 | Introduction 331 |
|                   |                                     |                                   |                                          | ىپ                                         |                        |                         |                        |                                     |                |                  |

|    | <br><br>*8.9<br>8.10 |                                                                    | 00<br>00            |           | 8.7                                                                   | 000                                         |
|----|----------------------|--------------------------------------------------------------------|---------------------|-----------|-----------------------------------------------------------------------|---------------------------------------------|
| ίō | quential Circuits    | 8.8.1 Equivalence Partitioning 385<br>8.8.2 Implication Charts 387 | State Reduction 384 | e Devices | Meary and Moore Models 366  Design of Synchronous Sequential Circuits | Analysis of Synchronous Sequential Circuits |
|    | 400                  |                                                                    |                     | 374       | 63                                                                    | 352                                         |

## 9 Popular Sequential Circuits 414

| 9.9                                                                                                    |                                                                                                                 | 9.6<br>9.7                               | 9.5                                                                                                                                                                      | 9.1<br>9.2<br>9.3<br>9.4                                       |
|--------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|
| 9.8.1 Generation of Timing Signals 468 9.8.2 Clock Skewing 472 Summary 476 References 476 Problems 476 | 9.7.2 Design of Ripple Counters 454 9.7.3 Divide-by-N Circuits 458 9.7.4 IC Counters 460 Designing with ICs 467 | ters 447  Design of Synchronous Counters | 9.4.1 Static Shift Registers 422 9.4.2 Dynamic Shift Registers 430 Register Transfer Logic 435 9.5.1 Register Transfer Schemes 437 9.5.2 Register Transfer Languages 441 | Introduction 414 Registers 415 Latches 421 Shift Registers 422 |

## 10 Memory and Control 479

|                                   |                                 | 10.2                | 10.1             |
|-----------------------------------|---------------------------------|---------------------|------------------|
| 10.2.2 Content-Addressable Memory | 10.2.1 Random-Access Memory 480 | Types of Memory 480 | Introduction 479 |
| 482                               |                                 |                     |                  |