# Revisiting the impedance matching for CS-LNA

Cristian Andriesei<sup>1,2</sup>, Cristian Țurcă<sup>1</sup>
<sup>1</sup> EASI Department, "Gheorghe Asachi" Technical University, Iași, Romania
<sup>2</sup> AT&C Technology SRL, Iași, Romania

Abstract— This article reconsiders the impedance matching problem for common source CMOS LNA (CS-LNA) and proposes several improved equivalent models that take into account both  $C_{\rm gd}$  capacitance and the type of load, resistive or inductive, normally not considered by the classical approach. These newly developed models might offer valuable insights about the input impedance, amplifier stability and quality of impedance matching, all these being of great interest in LNA design. The simulation results show good agreement, in terms of frequency response, between the proposed models and transistor based CS-LNA. Hence, it would justify further consideration of  $C_{\rm gd}$  when designing the matching network while taking into account the load, as well. The analysis covered the frequency range 0.1-7 GHz.

#### I. INTRODUCTION

The common source CMOS low noise amplifier (CS-LNA) has several advantages over common gate LNAs (CG-LNA) such as lower noise figure (NF) [1, 2] and higher gain values [3]. However, the price is not only narrower bandwidth but also difficult input impedance matching. In this regard, using onchip gate and source inductors, as shown in Fig. 1, is already standard solution to match the input of CS-LNA to the output of the previous RF block. As mentioned in literature, most architectures make use of a third inductor ( $L_d$ ), as load, to alleviate the amplifier gain decrease with frequency and for output impedance matching purpose.



Figure 1. Common source CMOS LNA matched at the input.

As expressed by (1) and (2), the main benefit of using  $L_g$  and  $L_s$  is to convert the pure capacitive transistor input impedance into a resistance (ideally  $50\Omega$ ) at the frequency of interest which is set by  $L_g$ ,  $L_s$  and  $C_{gs}$ , where  $C_{gs}$  is the gate to source transistor parasitic capacitance and  $g_m$  is transistor transconductance.

$$Z_{in}(s) = s(L_g + L_s) + 1/sC_{gs} + g_m L_s / C_{gs}$$
 (1)

As can be noticed,  $L_{\text{s}}$  alone creates the resistive term while  $L_{\text{g}}$ , yet optional, is useful for gaining extra control of the resonant frequency.

The CS-LNA input impedance expressed by (1) and widely mentioned in literature, including RFIC/microwave books [4], conferences [5] and journals [6], seems to be sufficient for LNA design. In addition, this mathematical form can be uniquely obtained using the small signal model shown in Fig. 2.



Figure 2. Small signal and equivalent passive models for CS matching.

However, as it can be noticed from both mathematical form and the above small signal equivalent model, the input impedance is evaluated with no output load and even with no gate to drain capacitance which is not realistic in RFIC design. Usually the CS transistor used as input stage of the LNA is quite large, hence C<sub>gd</sub> becomes quite significant to deteriorate the amplifier frequency performances. In addition, the load always affects the input impedance even though the output can be more or less isolated of the input terminal (by using cascode transistor). Hence, the load should be taken into account when computing Zin, a more realistic small signal model, as shown in Figure 3, being used in our study. In this regard, even though a small resistive load is used especially when targeting noise compensation in LNAs, as proposed in [7], an inductor is preferred in most CMOS LNAs for single stage [8] or multiple stages LNAs [9].



Figure 3. Complete small signal model for CS-LNA.

An extensive study of the CS-LNA input impedance is covered in this paper, with two cases discussed hereinafter (resistive and inductive load), equivalent passive models being developed and proposed.

## II. CS-LNA WITH RESISTIVE LOAD AND $C_{GD}=0$

This is the first case study investigated in our research, an equivalent passive model, similar to the series L-C-L branch expressed by (1), being developed. The small signal model used in this case study is shown in Figure 4,  $C_{gd}$  not being into account for simplicity. However,  $g_{ds}$  should have some negative effects on the LNA frequency behavior.



Figure 4. Complete small signal model for CS-LNA (w/  $R_{load}$ ).

The input impedance corresponding to the circuit shown above has the following form, as expressed by (2)-(4).

$$Z_{in}(s) = \frac{as^3 + bs^2 + cs + d}{sC_{ex}(sg_{dx}L_s + g_{dx}R_L + 1)}$$
(2)

$$a = g_{ds}C_{gs}L_{s}L_{g}, c = g_{ds}L_{s} + g_{m}L_{s}, d = g_{ds}R_{L} + 1$$
 (3)

$$b = C_{gs}(L_s + L_g) + g_{ds}R_LC_{gs}(L_s + L_g)$$
 (4)

Since its equivalent passive model should be similar, to some extent, to the basic series L-C-L branch reported in literature (Figure 2), extracting  $L_g$  and  $C_{gs}$  should be the first steps when synthesizing  $Z_{in}(s)$ . After corresponding processing,  $Z_{in}(s)$  has the final form as expressed by (5)-(7) while its equivalent model is shown in Figure 5.

$$Z_{in}(s) = sL_g + \frac{1}{sC_{gs}} + \frac{sL_s(R_L + 1/g_{ds})}{sL_s + R_L + 1/g_{ds}} + \frac{A}{B}$$
 (5)

$$A = \frac{1}{sC_{gs}g_{ds}/g_{m}} \cdot \frac{g_{m}L_{s}}{C_{gs}(g_{ds}R_{L}+1)}$$
 (6)

$$B = \frac{1}{sC_{gs}g_{ds}/g_m} + \frac{g_mL_s}{C_{gs}(g_{ds}R_L + 1)}$$
 (7)



Figure 5. Proposed equivalent passive model for CS-LNA with resistive load.

Several major differences can be noticed and should be emphasized regarding this improved model:

the classical model, consisting of L-C-L series branch, can be recognized in the first three elements of this scheme, hence the improved model is developed correctly;

- the equivalent model still remains a series branch, yet more complicated;
- $R_L$  deteriorates the inductor quality factor of the source inductance  $L_s$ , this being more realistic since smaller values (< 1 k $\Omega$ ) are used in most cases reported in literature;
- R<sub>L</sub> decreases the resistance value seen at the input, which might be good taking into account that resistances as small as 50Ω are envisaged;
- the channel resistance  $r_{ds}$  has two side effects over the input resistance, decreasing its value while deteriorating its frequency behavior by inserting a "parasitic" parallel capacitor.

Since changing  $R_L$  value alters the transistor biasing, therefore making difficult the comparison between any two distinct particular cases in terms of stability and equivalent input resistance, this case study is limited to proposing this improved model only. However, since tuning the inductance value has no significant effect on transistor biasing, this particular case is extensively studied in the following sections.

## III. CS-LNA WITH INDUCTIVE LOAD AND $C_{GD}=0$

This second case study considers inductive load for low noise amplifier whose equivalent small signal model is shown in Figure 6,  $C_{\rm gd}$  being neglected for simplicity. Channel resistance is still considered.



Figure 6. Small signal model for CS-LNA with inductive load (w/o Cgd).

The input impedance computed for this circuit has a mathematical form as expressed by (8)-(10), with a, b and c changed correspondingly. As it can be noticed, a supplementary 's' appears at denominator, due to the presence of the load inductance.

$$Z_{in}(s) = \frac{as^3 + bs^2 + cs + 1}{sC_{gs}(s(g_{ds}L_s + g_{ds}L_d) + 1)}$$
(8)

$$a = g_{ds}C_{gs}(L_{s}L_{g} + L_{s}L_{d} + L_{g}L_{d}), b = C_{gs}(L_{g} + L_{s})$$
 (9)

$$c = g_{ds}L_s + g_mL_s + g_{ds}L_d \qquad (10)$$

Similar to the previous case, synthesizing  $Z_{\rm in}$  should start with extracting  $C_{\rm gs}$  and  $L_{\rm g}$  first, further continuous fraction expansion conducting us to a mathematical form as expressed by (11)-(13), with A and B changed correspondingly. It has the equivalent passive model shown in Figure 7.

$$Z_{in}(s) = sL_g + \frac{1}{sC_{es}} + \frac{sL_s(sL_d + 1/g_{ds})}{sL_s + sL_d + 1/g_{ds}} + \frac{A}{B}$$
(11)

$$A = \frac{g_m L_s}{C_{gs}} \cdot \frac{1}{s C_{gs} g_{ds} / g_m (1 + L_d / L_s)}$$
 (12)

$$B = \frac{g_m L_s}{C_{gs}} + \frac{1}{s C_{gs} g_{ds} / g_m (1 + L_d / L_s)}$$
(13)



Figure 7. Proposed equivalent passive model for CS-LNA with inductive load  $(C_{ed}=0)$ .

It is interesting to notice that  $L_d$  value affects the equivalent source inductance value, therefore requiring an extra optimization step during the circuit design.

## IV. CS-LNA WITH INDUCTIVE LOAD AND $C_{GD}\neq 0$

The third and last case from our study takes into account the gate to drain capacitance  $C_{gd}$  which is by far closer to reality since CS transistor usually has larger size to accommodate high density current for lower noise figure, hence significant value for  $C_{gd}$ . The equivalent small signal circuit is updated as shown in Figure 8. For the sake of simplicity, the transistor output resistance is neglected, otherwise the input impedance becomes more complicated and difficult to synthesize.



Figure 8. Small signal model for CS-LNA with inductive load (w/ Cgd).

Similarly to the previous cases, the input impedance is found as described by (14)-(18), with a, b and c changed correspondingly.

$$Z_{in}(s) = \frac{as^4 + bs^3 + cs^2 + sg_m L_s + 1}{s(ds^2 + es + C_{os} + C_{od})}$$
(14)

$$a = C_{gs}C_{gd}(L_{s}L_{g} + L_{s}L_{d} + L_{g}L_{d})$$
 (15)

$$b = g_m C_{ed} (L_s L_e + L_s L_d + L_e L_d)$$
 (16)

$$c = C_{gs}(L_s + L_g) + C_{gd}(L_g + L_d)$$
 (17)

$$d = C_{gd}C_{gs}(L_s + L_d), e = g_m C_{gd}(L_s + L_d)$$
 (18)

As can be noticed,  $C_{gd}$  affects the amplifier performances, with the obvious effect of making  $Z_{in}(s)$  more complicated and difficult to synthesize. However, based on previous experience, synthesizing  $Z_{in}$  gets easier if  $L_g$  and/or  $C_{gs}$  are extracted first. In this case, the first step consists of extracting  $L_g$  only which

further imposes synthesizing a second impedance Z'(s) seen at the gate input, as expressed by (19)-(21).

$$Z_{in}(s) = sL_{\alpha} + Z'(s) \tag{19}$$

$$Z'(s) = \frac{fs^4 + gs^3 + hs^2 + sg_m L_s + 1}{s(ds^2 + es + C_{es} + C_{ed})}$$
(20)

$$f = C_{od}C_{os}L_{s}L_{d}, g = g_{m}C_{od}L_{s}L_{d}, h = C_{od}(L_{s} + L_{d})$$
 (21)

Since the channel resistance is neglected for  $M_1$  while  $C_{ds}$  capacitance is too small for inducing noticeable effects at the frequency of interest, it can be considered that there no RF path exists between drain and source terminals. Hence, the gate input impedance can be seen as two distinct parallel branches:

- a series one following the path  $gate_{M1} C_{gs} source_{M1} L_s ground$  with input impedance  $Z_1$ ;
- a series one following the path  $gate_{M1} C_{gd} drain_{M1} L_d ground$  with input impedance  $Z_2$ .

Consequently, it can be considered that:

$$Y'(s) = \frac{1}{Z'(s)} = Y_1'(s) + Y_2'(s)$$
 (22)

These admitances are found to have the following values, with expected form for Y<sub>2</sub>' as expressed by (24):

$$Y_{1}' = \frac{s^{2}C_{gs}C_{gd}L_{d} + sC_{gd}g_{m}L_{d} + C_{gs}}{(s^{2}C_{gd}L_{d} + 1)(s^{2}C_{gs}L_{s} + sg_{m}L_{s} + 1)}$$
(23)

$$Y_{2}' = \frac{1}{sL_{d} + 1/sC_{od}}$$
 (24)

By using (23) and (24) to evaluate and synthesize Z'(s) instead of (20) while applying continuous fraction expansion, a new impedance form is achieved as follows.

$$Z'(s) = sL_s + \frac{1}{\frac{1}{1/sC_{gs}} + \frac{1}{z_1 + z_2 + z_3}}$$
 (25)

$$z_{1} = \frac{C_{gd}L_{d}}{g_{m}(C_{gd}L_{d} - C_{gs}L_{s})} , z_{2} = \frac{L_{s}}{s(C_{gd}L_{d} - C_{gs}L_{s})}$$
(26)

$$z_3 = \frac{1}{s^2 g_m (C_{gd} L_d - C_{gs} L_s)}$$
 (27)

Some simplifications can be further processed as expressed by (28)-(31).

$$k = C_{gd}L_d - C_{gs}L_s \tag{28}$$

$$z_{1} = \frac{C_{gd}L_{d}}{kg_{...}} = \frac{1}{g_{...}} \cdot \frac{C_{gd}L_{d}}{k} = r_{1}$$
 (29)

$$z_2 = \frac{L_s}{sk} = \frac{1}{s\frac{k}{L_s}} = \frac{1}{sC_{eq}}$$
 (30)

$$z_3 = \frac{1}{s^2 k g_m} \to z_3(\omega) = -\frac{1}{g_m} \cdot \frac{1}{\omega^2 k} = -r_2(\omega)$$
 (31)

It follows that the equivalent passive model of the CS-LNA with inductive load, shown in Figure 9, has a ladder (Cauer) like topology, with series and parallel elements or branches. In

addition, it contains a frequency dependent nonlinear (negative) resistance which could affect the circuit stability for certain particular cases.



Figure 9. Proposed equivalent passive model for CS-LNA with inductive load  $(w/C_{ed})$ .

#### V. SIMULATION RESULTS

The basic CMOS LNA architecture shown in Figure 1 has been simulated in a 0.18um CMOS process, with circuit parameters chosen as close as possible to real case (W/L=100um/0.18um,  $L_{\rm g}$ =5 nH,  $L_{\rm d}$ =3 nH,  $L_{\rm s}$ =0.35nH,  $V_{\rm DD}$ =1.8 V). The transistor parameters were extracted from Cadence environment and used to size the proposed passive networks together with the classical one at 7 particular frequencies, the input resistance being of interest. The CMOS implementation showed a frequency dependence of the input impedance as sketched in Figure 10, good matching being noticed at 4.9 GHz (Figure 11).

TABLE I. INPUT RESISTANCE: COMPUTED VS. SIMULATED (CMOS)

| Model                 | Frequency [GHz] |       |       |       |       |       |       |
|-----------------------|-----------------|-------|-------|-------|-------|-------|-------|
|                       | 0.1             | 0.5   | 1     | 2     | 3     | 5     | 7     |
| CMOS<br>(simulated)   | 52.6            | -22.2 | -13.7 | 20.5  | 39.1  | 53.4  | 58    |
| Classic<br>(computed) | 117.3           | 117.3 | 117.3 | 117.3 | 117.3 | 117.3 | 117.3 |
| Model 1<br>(computed) | 117.3           | 116.8 | 115.3 | 111.6 | 108.9 | 106.3 | 105.4 |
| Model 2<br>(computed) | -33.4           | -26.9 | -11.1 | 19.4  | 37.2  | 52    | 57.4  |



Figure 10. Input impedance variation for CMOS implementation in the frequency range 0.1-7 GHz



Figure 11. S<sub>11</sub> for CMOS implementation in the frequency range 0.1-7 GHz (input matched at 4.9 GHz)

## VI. CONCLUSION

The input impedance matching has been reconsidered for common source CMOS LNA and improved models were developed and proposed in this paper. Simulation results show good agreement between frequency performances and transistor based implementation, justifying further consideration of  $C_{\rm gd}$  when designing matching network while taking into account the load (inductive or resistive) as well.

#### REFERENCES

- B.K. Kim, D. Im, J. Choi, K. Lee, "A highly linear 1 GHz 1.3 dB NF CMOS low-noise amplifier with complementary transconductance linearization," IEEE Journal of Solid-State Circuits, Vol. 49, no. 6, pp. 1286-1302, 2014.
- [2] F. Song, S. Tan, O. Shanaa, "An ultra-low-cost ESD-protected 0.65dB NF +10dBm OP1dB GNSS LNA in 0.18-µm SOI CMOS," IEEE Asian Solid-State Circ. Conf. (A-SSCC), pp. 341–344, Taiwan, 2014.
- [3] E. Kargaran, G. Nabovati, M. Baghbanmanesh, K. Mafmezhad, H. Nabovati, "An ultra low voltage ultra high gain CMOS LNA using forward body biasing technique," IEEE International Midwest Symp. Circ. and Syst. (MWSCAS), pp. 1–4, Korea, 2011.
- [4] A. Zolfaghari, "Low power CMOS design for wireless transceivers," Kluwer Academic Publishers, 2003, pp. 41 – 42.
- [5] S. Lee, H. Shin, "A wideband CMOS LNA with varactor tuned input matching for WLAN/WiMAX applications," IEEE International SoC Design Conference (ISOCC), pp. 108–111, UK, 2009.
- [6] M. El-Nozahi, E. S.-Sinencio, K. Entesari, "A CMOS low-noise amplifier with reconfigurable input matching network" IEEE Journal of Solid-State Circuits, Vol. 57, no. 5, pp. 1054-1062, 2009.
- [7] K. Chen, S. Liu, "Inductorless Wideband CMOS Low-Noise Amplifiers Using Noise-Canceling Technique" IEEE Transactions on Circuits and Systems I: Regular Papers, Vol. 59, no. 2, pp. 305-314, 2012.
- [8] M. Tsai, S.S. Hsu, Fu-L. Hsueh, C. Jou, "ESD-Protected K-Band Low-Noise Amplifiers Using RF Junction Varactors in 65-nm CMOS" IEEE Transactions on Microwave Theory and Techniques, Vol. 59, no. 12, pp. 3455 - 3462, 2011.
- [9] G. Yang, Z. Wang, L. Qin, K. Wang, "A Q-band common source low noise amplifier using 90-nm RF CMOS process," 3<sup>rd</sup> IEEE International Conference on Computer Research and Development (ICCRD), pp. 430– 433, Shanghai, China, 2011.