

## Dedicated Pin Information for the MAX<sup>®</sup> II EPM240 / EPM240G Devices Version 1.3

| Dedicated Pin       | 100-Pin TQFP    | 100-Pin FBGA (3) | 100-Pin MBGA (3)    |
|---------------------|-----------------|------------------|---------------------|
| IO/GCLK0            | 12              | E2               | F2                  |
| IO/GCLK1            | 14              | E1               | E1                  |
| IO/GCLK2            | 62              | F8               | F10                 |
| IO/GCLK3            | 64              | E10              | G11                 |
| IO/DEV_OE           | 43              | J7               | L8                  |
| IO/DEV_CLRn         | 44              | K9               | K8                  |
| TDI                 | 23              | H2               | J2                  |
| TMS                 | 22              | J1               | J1                  |
| TCK                 | 24              | H3               | K1                  |
| TDO                 | 25              | J2               | K2                  |
| GNDINT              | 11, 65          | F5, E6           | G4, E8              |
| GNDIO               | 10, 32, 46, 60, | E5, G5, G7, F6,  | E4, H5, H7, G8, D7, |
|                     | 79, 93          | D7, D5           | D5                  |
| VCCINT (1)          | 13, 63          | F4, E7           | G3, E9              |
| VCCIO1 (2)          | 9, 31, 45       | E4, G4, G6       | E3, J4, J8          |
| VCCIO2 (2)          | 59, 80, 94      | F7, D6, D4       | G9, C8, C4          |
| No Connect (N.C.)   | -               | -                | -                   |
| Total User I/O Pins | 80              | 80               | 80                  |

#### Notes:

- 1. For EPM240 devices, all VCCINT pins must be connected to either 3.3V or 2.5V (but not a combination of both). For EPM240G devices, all VCCINT pins must be connected to 1.8V.
- 2. Each set of VCCIO pins (VCCIO1 or VCCIO2) can be connected to 3.3V, 2.5V, 1.8V, or 1.5V.
- 3. 100-Pin FBGA and 100-Pin MBGA packages are available only on the EPM240 device and not on the EPM240G device.



## I/O Pin Information for the MAX<sup>®</sup> II EPM240 / EPM240G Devices

Version 1.3

|          |             |          |             |              |      | Version 1.3  |
|----------|-------------|----------|-------------|--------------|------|--------------|
| Bank     | Pad Number  | Pin/Pad  | Optional    | 100-Pin TQFP |      | 100-Pin MBGA |
| Number   | Orientation | Function | Function(s) |              | (1)  | (1)          |
| B1       | 0           | Ю        |             | 2            | C2   | B1           |
| B1       | 1           | Ю        |             | 3            | B1   | C2           |
| B1       | 2           | Ю        |             | 4            | C1   | C1           |
| B1       | 3           | Ю        |             | 5            | D3   | D3           |
| B1       | 4           | Ю        |             | 6            | D2   | D2           |
| B1       | 5           | Ю        |             | 7            | D1   | D1           |
| B1       | 6           | Ю        |             | 8            | E3   | E2           |
| B1       | 7           | VCCIO1   |             |              |      |              |
| B1       | 8           | GNDIO    |             |              |      |              |
|          | 9           | GNDINT   |             |              |      |              |
| B1       | 10          | Ю        | GCLK0       | 12           | E2   | F2           |
|          | 11          | VCCINT   |             |              |      |              |
| B1       | 12          | Ю        | GCLK1       | 14           | E1   | E1           |
| B1       | 13          | IO       |             | 15           | F2   | F1           |
| B1       | 14          | IO       |             | 16           | F3   | G1           |
| B1       | 15          | IO       |             | 17           | F1   | G2           |
| B1       | 16          | IO       |             | 18           | G1   | F3           |
| B1       | 17          | IO       |             | 19           | H1   | H1           |
| B1       | 18          | IO       |             | 20           | G2   | H3           |
| B1       | 19          | IO       |             | 21           | G3   | H2           |
| B1       | 20          | TMS      |             | 22           | J1   | J1           |
| B1       | 21          | TDI      |             | 23           | H2   | J2           |
| B1       | 22          | TCK      |             | 24           | H3   | K1           |
| B1       | 23          | N.C. (1) |             |              |      |              |
| B1       | 24          | TDO      |             | 25           | J2   | K2           |
| B1       | 25          | IO       |             | 26           | K1   | L1           |
| B1       | 26          | IO       |             | 27           | J3   | L2           |
| B1       | 27          | IO       |             | 28           | K2   | K3           |
| B1       | 28          | IO       |             | 29           | K3   | L3           |
| B1       | 29          | 10       |             | 30           | H4   | K4           |
| B1       | 30          | VCCIO1   |             |              |      |              |
| B1       | 31          | GNDIO    |             |              |      |              |
| B1       | 32          | IO       |             | 33           | J4   | L4           |
| B1       | 33          | 10       |             | 34           | K4   | K5           |
| B1       | 34          | IO       |             | 35           | J5   | L5           |
| B1       | 35          | IO       |             | 36           | K5   | L6           |
| B1       | 36          | 10       |             | 37           | H5   | J5           |
| B1       | 37          | IO       |             | 38           | K6   |              |
| B1       | 38          | IO       |             | 39           | H6   | K6<br>J7     |
| B1       | 39          | IO       |             | 40           | J6   | J6           |
| B1       | 40          | IO       |             | 41           |      | J6<br>17     |
| В1       | 41          | IO       |             | 42           | K8   | K7           |
|          | 42          |          | DEV_OE      | 43           |      |              |
| B1       | 43          | IO<br>IO |             |              | J7   | L8           |
| B1<br>B1 | 43          |          | DEV_CLRn    | 44           | K9   | K8           |
|          |             | VCCIO1   |             | +            | -    |              |
| B1       | 45          | GNDIO    |             | 47           | 1.17 | 1.0          |
| B1       | 46          | 10       |             | 47           | H7   | L9           |
| B1       | 47          | 10       |             | 48           | J8   | K9           |
| B1       | 48          | 10       |             | 49           | H8   | L10          |
| B1       | 49          | 10       |             | 50           | K10  | K10          |
| B1       | 50          | IO       |             | 51           | J9   | L11          |
| B2       | 51          | IO       |             | 52           | H9   | K11          |
| B2       | 52          | IO       |             | 53           | J10  | J10          |
| B2       | 53          | IO       |             | 54           | H10  | J11          |
| B2       | 54          | IO       |             | 55           | G8   | H9           |
| B2       | 55          | IO       |             | 56           | G9   | H10          |
|          |             |          |             |              |      |              |

| B2 | 56  | IO     |        | 57  | G10 | H11 |
|----|-----|--------|--------|-----|-----|-----|
| B2 | 57  | IO     |        | 58  | F10 | G10 |
| B2 | 58  | VCCIO2 |        |     |     | 0.0 |
| B2 | 59  | GNDIO  |        |     |     |     |
| B2 | 60  | IO     |        | 61  | F9  | F9  |
| B2 | 61  | Ю      | GCLK2  | 62  | F8  | F10 |
|    | 62  | VCCINT | 002.12 | 0_  | . 0 |     |
| B2 | 63  | Ю      | GCLK3  | 64  | E10 | G11 |
|    | 64  | GNDINT |        |     |     |     |
| B2 | 65  | IO     |        | 66  | E9  | F11 |
| B2 | 66  | IO     |        | 67  | E8  | E11 |
| B2 | 67  | IO     |        | 68  | D10 | E10 |
| B2 | 68  | IO     |        | 69  | C10 | D9  |
| B2 | 69  | IO     |        | 70  | D9  | D11 |
| B2 | 70  | IO     |        | 71  | D8  | D10 |
| B2 | 71  | IO     |        | 72  | B10 | C11 |
| B2 | 72  | IO     |        | 73  | C9  | C10 |
| B2 | 73  | IO     |        | 74  | C8  | B11 |
| B2 | 74  | IO     |        | 75  | B9  | B10 |
| B2 | 75  | IO     |        | 76  | A10 | A11 |
| B2 | 76  | IO     |        | 77  | A9  | A10 |
| B2 | 77  | IO     |        | 78  | B8  | B9  |
| B2 | 78  | GNDIO  |        |     |     |     |
| B2 | 79  | VCCIO2 |        |     |     |     |
| B2 | 80  | Ю      |        | 81  | A8  | A9  |
| B2 | 81  | IO     |        | 82  | C7  | B8  |
| B2 | 82  | Ю      |        | 83  | В7  | A8  |
| B2 | 83  | Ю      |        | 84  | A7  | B7  |
| B2 | 84  | IO     |        | 85  | A6  | A7  |
| B2 | 85  | Ю      |        | 86  | B6  | C6  |
| B2 | 86  | Ю      |        | 87  | A5  | B6  |
| B2 | 87  | IO     |        | 88  | C6  | C7  |
| B2 | 88  | IO     |        | 89  | B5  | A6  |
| B2 | 89  | Ю      |        | 90  | C5  | C5  |
| B2 | 90  | Ю      |        | 91  | A4  | A5  |
| B2 | 91  | IO     |        | 92  | B4  | B5  |
| B2 | 92  | GNDIO  |        |     |     | -   |
| B2 | 93  | VCCIO2 |        |     |     |     |
| B2 | 94  | Ю      |        | 95  | C4  | A4  |
| B2 | 95  | Ю      |        | 96  | A3  | B4  |
| B2 | 96  | Ю      |        | 97  | A2  | A3  |
| B2 | 97  | Ю      |        | 98  | B3  | B3  |
| B2 | 98  | Ю      |        | 99  | C3  | A2  |
| B2 | 99  | Ю      |        | 100 | A1  | B2  |
| B2 | 100 | Ю      |        | 1   | B2  | A1  |

#### Notes:

1. 100-Pin FBGA and 100-Pin MBGA packages are available only on the EPM240 device and not on the EPM240G device.



# Pin Description Information for the MAX<sup>®</sup> II and MAX<sup>®</sup> IIG Devices Version 1.3

| Pin Name                  | Pin Type   | Pin Description                                                                                                                                                                                                                                                                               |  |  |  |
|---------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Supply and Reference pins |            |                                                                                                                                                                                                                                                                                               |  |  |  |
| VCCIO[12]                 | Power      | I/O supply voltage pins for banks 1 through 2 respectively. Each VCCIO bank supports a different voltage level with the VCCIO pins providing power for the input and output buffers within that particular I/O bank. Each VCCIO bank can be powered with either 3.3 V, 2.5 V, 1.8 V or 1.5 V. |  |  |  |
| GNDIO                     | Ground     | Ground pins for all the I/O banks.                                                                                                                                                                                                                                                            |  |  |  |
| VCCINT                    | Power      | Voltage supply pins for the device.                                                                                                                                                                                                                                                           |  |  |  |
| GNDINT                    | Ground     | Ground pins for the internal supply.                                                                                                                                                                                                                                                          |  |  |  |
| NC                        | No Connect | Do not drive signals into these pins.                                                                                                                                                                                                                                                         |  |  |  |
|                           | •          | Programming and JTAG pins                                                                                                                                                                                                                                                                     |  |  |  |
| DEV_CLRn                  | I/O        | Dual-purpose pin that can override all clears on all device registers. All registers are cleared when the pin is driven low and all registers behave as defined in the design when this pin is driven high. If not used for its dual-purpose function this pin is a regular I/O.              |  |  |  |
| DEV_OE                    | I/O        | Dual-purpose pin that can override all tri-states on the device. All output pins are tristated when the pin is driven low and all output pins behave as defined in the design when this pin is driven high. If not used for its dual-purpose function this pin is a regular I/O.              |  |  |  |
| TCK                       | Input      | Dedicated JTAG input pin.                                                                                                                                                                                                                                                                     |  |  |  |
| TDI                       | Input      | Dedicated JTAG input pin.                                                                                                                                                                                                                                                                     |  |  |  |
| TMS                       | Input      | Dedicated JTAG input pin.                                                                                                                                                                                                                                                                     |  |  |  |
| TDO                       | Output     | Dedicated JTAG output pin.                                                                                                                                                                                                                                                                    |  |  |  |
|                           | -          | Clock Pins                                                                                                                                                                                                                                                                                    |  |  |  |
| GCLK [03]                 | I/O        | Dual-purpose clock pins that connect to the global clock network. If not used for its dual-purpose function this pin is a regular I/O.                                                                                                                                                        |  |  |  |



Figure 1. MAX II EPM240 / EPM240G T100 Device Top View Package Diagram and Bank Information







Figure 2. MAX II EPM240 F100 Device Top View Package Diagram and Bank Information







Figure 3. MAX II EPM240 Device Top View Package Diagram and Bank Information







## Pin Information for the MAX<sup>®</sup> II EPM240 / EPM240G Devices Revision History Version 1.3

| Date   | Version | Changes Made                                                        |
|--------|---------|---------------------------------------------------------------------|
| Jul-06 | 1.3     | Added 100-Pin FBGA and 100-Pin MBGA packages                        |
| Jan-05 | 1.2     | Added MAX IIG Device Naming to Titles, Notes, and Figures           |
| Jul-04 | 1.1     | Added Package Diagram and Bank Information Figures for Each Package |
| May-04 | 1.0     | Initial Release                                                     |