SLLS373F - JULY 1999 - REVISED JULY 2002



- Designed for Signaling Rates† up to:
  - 630 Mbps Drivers
  - 400 Mbps Receivers
- Operates From a 2.4-V to 3.6-V Supply
- Available in SOT-23 and SOIC Packages
- **Bus-Terminal ESD Exceeds 15 kV**
- Low-Voltage Differential Signaling With Typical Output Voltages of 350 mV Into a 100- $\Omega$  Load
- **Propagation Delay Times** 
  - 1.7 ns Typical Driver
  - 2.5 ns Typical Receiver
- Power Dissipation at 200 MHz
  - 25 mW Typical Driver
  - 60 mW Typical Receiver
- **LVDT Receiver Includes Line Termination**
- Low Voltage TTL (LVTTL) Level Driver Input Is 5-V Tolerant
- **Driver Is Output High Impedance With**  $V_{CC} < 1.5 V$
- **Receiver Output and Inputs Are High** Impedance With  $V_{CC} < 1.5 \text{ V}$
- Receiver Open-Circuit Fail Safe
- **Differential Input Voltage Threshold Less** Than 100 mV

#### description

The SN65LVDS1, SN65LVDS2, and SN65LVDT2 are single, low-voltage, differential line drivers and receivers in the small-outline transistor package. The outputs comply with the TIA/EIA-644A standard and provide a minimum differential output voltage magnitude of 247 mV into a  $100-\Omega$ load at signaling rates up to 630 Mbps for drivers and 400 Mbps for receivers.



#### **AVAILABLE OPTIONS**

| PART NUMBER  | INTEGRATED<br>TERMINATION | PACKAGE | PACKAGE<br>MARKING |
|--------------|---------------------------|---------|--------------------|
| SN65LVDS1DBV |                           | SOT23-5 | SAAI               |
| SN65LVDS1D   |                           | SOIC-8  | LVDS1              |
| SN65LVDS2DBV |                           | SOT23-5 | SABI               |
| SN65LVDS2D   |                           | SOIC-8  | LVDS2              |
| SN65LVDT2DBV | √                         | SOT23-5 | SACI               |
| SN65LVDT2D   | √                         | SOIC-8  | LVDT2              |

When the SN65LVDS1 is used with an LVDS receiver (such as the SN65LVDT2) in a point-to-point connection, data or clocking signals can be transmitted over printed-circuit-board traces or cables at very high rates with very low electromagnetic emissions and power consumption. The packaging, low power, low EMI, high ESD tolerance, and wide supply voltage range make the device ideal for battery-powered applications.

The SN65LVDS1, SN65LVDS2, and SN65LVDT2 are characterized for operation from -40°C to 85°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

†The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second)



#### **Function Tables**

#### **DRIVER**

| INPUT | OUTPUTS |   |  |  |  |
|-------|---------|---|--|--|--|
| D     | Y       | Z |  |  |  |
| н     | н       | L |  |  |  |
| L     | L       | н |  |  |  |
| Open  | L       | Н |  |  |  |

#### **RECEIVER**

| INPUTS                             | OUTPUT |
|------------------------------------|--------|
| $V_{ID} = V_A - V_B$               | R      |
| V <sub>ID</sub> ≥100 mV            | Н      |
| -100 mV < V <sub>ID</sub> < 100 mV | ?      |
| V <sub>ID</sub> ≤ <b>–</b> 100 mV  | L      |
| Open                               | н      |

H = high level, L = low level , ? = indeterminate

# driver equivalent input and output schematic diagrams



# receiver equivalent input and output schematic diagrams



SLLS373F - JULY 1999 - REVISED JULY 2002

## absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)           |                                  |
|--------------------------------------------------------------|----------------------------------|
| Input voltage range: (D)                                     | –0.5 V to V <sub>CC</sub> + 2 V  |
| (A, B, Y, or Z)                                              | 0.5 V to V <sub>CC</sub> + 0.5 V |
| V <sub>ID</sub>   (LVDT2)                                    |                                  |
| Electrostatic discharge: A, B, Y, Z, and GND (see Note 2)    |                                  |
| Continuous total power dissipation                           | See Dissipation Rating Table     |
| Storage temperature range                                    |                                  |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 250°C                            |

#### **DISSIPATION RATING TABLE**

| PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C <sup>‡</sup> | T <sub>A</sub> = 85°C<br>POWER RATING |
|---------|----------------------------------------------------------------------------|-------------------------------------------------------------|---------------------------------------|
| D       | 725 mW                                                                     | 5.8 mW/°C                                                   | 402 mW                                |
| DBV     | 385 mW                                                                     | 3.1 mW/°C                                                   | 200 mW                                |

<sup>&</sup>lt;sup>‡</sup> This is the inverse of the junction-to-ambient thermal resistance when board-mounted (low-K) and with no air flow.

## recommended operating conditions

|                                                                 | MIN | NOM | MAX                   | UNIT |
|-----------------------------------------------------------------|-----|-----|-----------------------|------|
| Supply voltage, V <sub>CC</sub>                                 | 2.4 | 3.3 | 3.6                   | V    |
| High-level input voltage, V <sub>IH</sub>                       | 2   |     | 5                     | V    |
| Low-level input voltage, V <sub>IL</sub>                        | C   |     | 8.0                   | V    |
| Operating free-air temperature, T <sub>A</sub>                  | -40 |     | 85                    | °C   |
| Magnitude of differential input voltage, V <sub>ID</sub>        | 0.1 |     | 0.6                   | V    |
| Input voltage (any combination of input or common-mode voltage) | C   |     | V <sub>CC</sub> - 0.8 | V    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential I/O bus voltages are with respect to network ground terminal.

<sup>2.</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A.

SLLS373F - JULY 1999 - REVISED JULY 2002

## driver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                       | PARAMETER                                                              | TEST CONDITIONS                                    | MIN <sup>‡</sup> | TYP† | MAX   | UNIT |
|-----------------------|------------------------------------------------------------------------|----------------------------------------------------|------------------|------|-------|------|
| lv. I                 | Differential output voltage magnitude                                  | $R_L = 100 \Omega$ , $2.4 \le V_{CC} < 3 V$        | 200              | 350  | 454   |      |
| IV <sub>OD</sub> I    |                                                                        | $R_L$ = 100 Ω, 3 ≤ $V_{CC}$ <3.6 $V$               | 247              | 350  | 454   | mV   |
| ΔIV <sub>OD</sub> I   | Change in differential output voltage magnitude between logic states   | See Figure 2                                       | -50              |      | 50    | 1117 |
| Voc(ss)               | Steady-state common-mode output voltage                                |                                                    | 1.125            |      | 1.375 | V    |
| ΔV <sub>OC</sub> (SS) | Change in steady-state common-mode output voltage between logic states | See Figure 2                                       | -50              |      | 50    | mV   |
| VOC(PP)               | Peak-to-peak common-mode output voltage                                |                                                    |                  | 25   | 100   | mV   |
|                       |                                                                        | $V_I = 0 \text{ V or } V_{CC}$ , No load           |                  | 2    | 4     |      |
| ICC                   | Supply current                                                         | $V_I = 0 \text{ V or } V_{CC},$ $R_L = 100 \Omega$ |                  | 5.5  | 8     | mA   |
| lН                    | High-level input current                                               | V <sub>IH</sub> = 5 V                              |                  | 2    | 20    | μΑ   |
| I <sub>I</sub> L      | Low-level input current                                                | V <sub>IL</sub> = 0.8 V                            |                  | 2    | 10    | μΑ   |
| 1                     | Chart sine it autout aumant                                            | VOY or $VOZ = 0$ V                                 |                  | 3    | 10    | A    |
| los                   | Short-circuit output current                                           | $V_{OD} = 0 V$                                     |                  |      | 10    | mA   |
| I <sub>O(OFF)</sub>   | Power-off output current                                               | $V_{CC} = 0 \text{ V},  V_{O} = 3.6 \text{ V}$     | -1               |      | 1     | μΑ   |
| Ci                    | Input capacitance                                                      | V <sub>I</sub> = 0.4 Sin (4E6πt)+0.5 V             |                  | 3    |       | pF   |

<sup>†</sup> All typical values are at 25°C and with a 3.3-V supply.

# driver switching characteristics over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                        | TEST CONDITIONS                                   | MIN | TYP† | MAX | UNIT |
|--------------------|--------------------------------------------------|---------------------------------------------------|-----|------|-----|------|
| tPLH               | Propagation delay time, low-to-high-level output |                                                   |     | 1.5  | 3.1 | ns   |
| tPHL               | Propagation delay time, high-to-low-level output |                                                   |     | 1.8  | 3.1 | ns   |
| t <sub>r</sub>     | Differential output signal rise time             | $R_L = 100 \Omega$ , $C_L = 10 pF$ , See Figure 5 |     | 0.6  | 1   | ns   |
| t <sub>f</sub>     | Differential output signal fall time             |                                                   |     | 0.7  | 1   | ns   |
| t <sub>sk(p)</sub> | Pulse skew ( tpHL - tpLH ) <sup>‡</sup>          |                                                   |     | 0.3  |     | ns   |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 3.3-V supply.

<sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the least positive (most negative) limit is designated as a minimum, is used in this data sheet.

 $<sup>\</sup>pm t_{SK(p)}$  is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.

SLLS373F - JULY 1999 - REVISED JULY 2002

# receiver electrical characteristics over recommended operating conditions (unless otherwise noted)

|                    | PARAMETER                                                             |       | TEST CONDITIONS                                                         | MIN <sup>‡</sup> | TYP <sup>†</sup> | MAX  | UNIT |
|--------------------|-----------------------------------------------------------------------|-------|-------------------------------------------------------------------------|------------------|------------------|------|------|
| V <sub>ITH+</sub>  | V <sub>ITH+</sub> Positive-going differential input voltage threshold |       |                                                                         |                  |                  | 100  | .,   |
| V <sub>ITH</sub> _ | Negative-going differential input voltage threshold                   | old   | See Figure 3                                                            | -100             |                  |      | mV   |
| ,,                 |                                                                       |       | $I_{OH} = -8 \text{ mA}, V_{CC} = 2.4 \text{ V}$                        | 1.9              |                  |      |      |
| VOH                | High-level output voltage                                             |       | $I_{OH} = -8 \text{ mA}, V_{CC} = 3 \text{ V}$                          | 2.4              |                  |      | V    |
| VOL                | Low-level output voltage                                              |       | I <sub>OL</sub> = 8 mA                                                  |                  | 0.25             | 0.4  | V    |
| ICC                | I <sub>CC</sub> Supply current                                        |       | No load, Steady state                                                   |                  | 4                | 7    | mA   |
|                    | Input current (A or B inputs)                                         | LVDS2 | V <sub>I</sub> = 0 V, other input = 1.2 V                               | -20              |                  | -2   | μΑ   |
|                    |                                                                       |       | V <sub>I</sub> = 2.2 V, other input = 1.2 V,<br>V <sub>CC</sub> = 3.0 V |                  | -3               | -1.2 |      |
| l II               |                                                                       | LVDT2 | V <sub>I</sub> = 0 V, other input open                                  | -40              |                  | -4   |      |
|                    |                                                                       |       | V <sub>I</sub> = 2.2 V, other input open,<br>V <sub>CC</sub> = 3.0 V    |                  | -6               | -2.4 |      |
| I <sub>ID</sub>    | Differential input current (I <sub>IA</sub> - I <sub>IB</sub> )       | LVDS2 | V <sub>IA</sub> = 2.4 V V <sub>IB</sub> = 2.3 V                         | -2               |                  | 2    | μΑ   |
|                    | LVDS2 V                                                               |       | V <sub>CC</sub> = 0 V, V <sub>IA</sub> = V <sub>IB</sub> = 2.4 V        |                  |                  | 20   | •    |
| l(OFF)             | Power-off input current (A or B inputs)                               | LVDT2 | V <sub>CC</sub> = 0 V, V <sub>IA</sub> = V <sub>IB</sub> = 2.4 V        |                  |                  | 40   | μΑ   |
| R <sub>T</sub>     | Differential input resistance                                         | LVDT2 | V <sub>IA</sub> = 2.4 V V <sub>IB</sub> = 2.2 V                         | 90               | 111              | 132  | Ω    |

<sup>&</sup>lt;sup>†</sup> All typical values are at 25°C and with a 2.7-V supply.

# receiver switching characteristics over recommended operating conditions (unless otherwise noted)

|                | PARAMETER                                                        | TEST CONDITIONS                      | MIN | TYP† | MAX | UNIT |
|----------------|------------------------------------------------------------------|--------------------------------------|-----|------|-----|------|
| tPLH           | Propagation delay time, low-to-high-level output                 |                                      | 1.4 | 2.6  | 3.6 | ns   |
| tPHL           | Propagation delay time, high-to-low-level output                 |                                      | 1.4 | 2.5  | 3.6 | ns   |
| tsk(p)         | Pulse skew ( t <sub>pHL</sub> – t <sub>pLH</sub>  ) <sup>‡</sup> | C <sub>L</sub> = 10 pF, See Figure 6 |     | 0.1  | 0.6 | ns   |
| t <sub>r</sub> | Output signal rise time                                          |                                      |     | 0.8  | 1.4 | ns   |
| t <sub>f</sub> | Output signal fall time                                          |                                      |     | 0.8  | 1.4 | ns   |

<sup>†</sup> All typical values are at 25°C and with a 2.7-V supply.

<sup>‡</sup> The algebraic convention, in which the least positive (most negative) limit is designated as a minimum, is used in this data sheet.

<sup>‡</sup>t<sub>sk(p)</sub> is the magnitude of the time difference between the high-to-low and low-to-high propagation delay times at an output.



Figure 1. Driver Voltage and Current Definitions



NOTE A: All input pulses are supplied by a generator having the following characteristics:  $t_{\Gamma}$  or  $t_{\Gamma} \le 1$  ns, pulse repetition rate (PRR) = 0.5 Mpps, pulse width =  $500 \pm 10$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T. The measurement of  $V_{OC(PP)}$  is made on test equipment with a -3 dB bandwidth of at least 300 MHz.

Figure 2. Driver Test Circuit and Definitions for the Driver Common-Mode Output Voltage



Figure 3. Receiver Voltage and Current Definitions



† Remove for testing LVDT device.

NOTE: Input signal of 3 Mpps, duration of 167 ns, and transition time of < 1 ns.



NOTE: Input signal of 3 Mpps, duration of 167 ns, and transition time of <1 ns.

Figure 4.  $V_{IT+}$  and  $V_{IT-}$  Input Voltage Threshold Test Circuit and Definitions



NOTES: A. All input pulses are supplied by a generator having the following characteristics:  $t_f$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width =  $10 \pm 0.2$  ns .  $C_L$  includes instrumentation and fixture capacitance within 0,06 mm of the D.U.T.

B. This point is 1.4 V with  $V_{CC} = 3.3 \text{ V}$  or 1.2 V with  $V_{CC} = 2.7 \text{ V}$ 

Figure 5. Driver Test Circuit, Timing, and Voltage Definitions for the Differential Output Signal



NOTE A: All input pulses are supplied by a generator having the following characteristics:  $t_T$  or  $t_f \le 1$  ns, pulse repetition rate (PRR) = 50 Mpps, pulse width =  $10 \pm 0.2$  ns.  $C_L$  includes instrumentation and fixture capacitance within 0,06 m of the D.U.T.

Figure 6. Receiver Timing Test Circuit and Waveforms

#### **TYPICAL CHARACTERISTICS**





**DRIVER LOW-TO-HIGH LEVEL** 





## **TYPICAL CHARACTERISTICS**





#### APPLICATION INFORMATION

#### fail-safe

One of the most common problems with differential signaling applications is how the system responds when no differential voltage is present on the signal pair. The LVDS receiver is like most differential line receivers, in that its output logic state can be indeterminate when the differential input voltage is between –100 mV and 100 mV and within its recommended input common-mode voltage range. However, TI's LVDS receiver is different in how it handles the open-input circuit situation.

Open circuit means that there is little or no input current to the receiver from the data line itself. This could be when the driver is in a high-impedance state or the cable is disconnected. When this occurs, the LVDS receiver pulls each line of the signal pair to near  $V_{CC}$  through 300-k $\Omega$  resistors as shown in Figure 13. The fail-safe feature uses an AND gate with input voltage thresholds at about 2.3 V to detect this condition and force the output to a high level regardless of the differential input voltage.



Figure 13. Open-Circuit Fail Safe of the LVDS Receiver

It is only under these conditions that the output of the receiver is valid with less than a 100 mV differential input voltage magnitude. The presence of the termination resistor, Rt, does not affect the fail-safe function as long as it is connected as shown in the figure. Other termination circuits may allow a dc current to ground that could defeat the pullup currents from the receiver and the fail-safe feature.

## **APPLICATION INFORMATION**



**Figure 14. Typical Application Circuits** 

#### **MECHANICAL INFORMATION**

## DBV (R-PDSO-G5)

#### **PLASTIC SMALL-OUTLINE**



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-178

#### **MECHANICAL INFORMATION**

## D (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

#### 14 PINS SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-012

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated