#### SN65C1406, SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

- Meet or Exceed the Requirements of TIA/EIA-232-F and ITU Recommendation V.28
- Very Low Power Consumption . . .5 mW Typ
- Wide Driver Supply Voltage Range . . . ±4.5 V to ±15 V
- Driver Output Slew Rate Limited to 30 V/μs Max
- Receiver Input Hysteresis . . . 1000 mV Typ
- Push-Pull Receiver Outputs
- On-Chip Receiver 1-μs Noise Filter
- Functionally Interchangeable With Motorola MC145406 and Texas Instruments TL145406
- Package Options Include Plastic Small-Outline (D, DW, NS) Packages and DIPs (N)

#### SN65C1406 . . . D PACKAGE SN75C1406 . . . D, DW, N, OR NS PACKAGE (TOP VIEW) V<sub>DD</sub> L 16 VCC 1RA **∏** 2 15**∏** 1RY 1DY **∏** 3 14**∏** 1DA 2RA 🛮 4 13 2RY 2DY 🛮 5 12 **□** 2DA 11 3RY 3RA **∏** 6 10**∏** 3DA 3DY **1** 7 9 GND V<sub>SS</sub> 🛛 8

#### description

The SN65C1406 and SN75C1406 are low-power BiMOS devices containing three independent drivers and receivers that are used to interface data terminal equipment (DTE) with data circuit-terminating equipment (DCE). These devices are designed to conform to TIA/EIA-232-F. The drivers and receivers of the SN65C1406 and SN75C1406 are similar to those of the SN75C188 quadruple driver and SN75C189A quadruple receiver, respectively. The drivers have a controlled output slew rate that is limited to a maximum of 30 V/ $\mu$ s, and the receivers have filters that reject input noise pulses shorter than 1  $\mu$ s. Both these features eliminate the need for external components.

The SN65C1406 and SN75C1406 are designed using low-power techniques in a BiMOS technology. In most applications, the receivers contained in these devices interface to single inputs of peripheral devices such as ACEs, UARTs, or microprocessors. By using sampling, such peripheral devices are usually insensitive to the transition times of the input signals. If this is not the case, or for other uses, it is recommended that the SN65C1406 and SN75C1406 receiver outputs be buffered by single Schmitt input gates or single gates of the HCMOS, ALS, or 74F logic families.

The SN65C1406 is characterized for operation from –40°C to 85°C. The SN75C1406 is characterized for operation from 0°C to 70°C.

#### AVAILABLE OPTIONS

|               |                         | PACKAGI                  | D DEVICES             |                                  |
|---------------|-------------------------|--------------------------|-----------------------|----------------------------------|
| TA            | SMALL<br>OUTLINE<br>(D) | SMALL<br>OUTLINE<br>(DW) | PLASTIC<br>DIP<br>(N) | PLASTIC<br>SMALL OUTLINE<br>(NS) |
| -40°C to 85°C | SN65C1406D              |                          |                       |                                  |
| 0°C to 70°C   | SN75C1406D              | SN75C1406DW              | SN75C1406N            | SN75C1406NS                      |

The D, DW, and PW packages are available taped and reeled. Add the suffix R to device type (e.g., SN75C1406DR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



SLLS148E - MAY 1990 - REVISED OCTOBER 2001

## logic diagram (positive logic)

Typical of Each Receiver



**Typical of Each Driver** 





#### schematics of inputs and outputs



All resistor values shown are nominal.

## SN65C1406, SN75C1406 TRIPLE LOW-POWER DRIVERS/RECEIVERS

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

| absolute maximum ratings over operating                | free-air temperature ra | nge (unless otherwise noted)†                 |
|--------------------------------------------------------|-------------------------|-----------------------------------------------|
| Supply voltage: V <sub>DD</sub> (see Note 1)           |                         | 15 V                                          |
| V <sub>SS</sub>                                        |                         |                                               |
| V <sub>CC</sub>                                        |                         | 7 V                                           |
| Input voltage range, V <sub>I</sub> : Driver           |                         |                                               |
| Receiver                                               |                         | –30 V to 30 V                                 |
| Output voltage range, VO: Driver                       |                         |                                               |
| Receiver                                               |                         | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2 | 2): D package           |                                               |
| -                                                      | DW package              | 57°C/W                                        |
|                                                        | N package               | 67°C/W                                        |
|                                                        | NS package              | 64°C/W                                        |
| Lead temperature 1,6 mm (1/16 inch) from ca            | ase for 10 seconds      | 260°C                                         |
| Storage temperature range, T <sub>stg</sub>            |                         | –65°C to 150 °C                               |

#### recommended operating conditions

|          |                                |                      | MIN                | NOM | MAX      | UNIT |  |
|----------|--------------------------------|----------------------|--------------------|-----|----------|------|--|
| $V_{DD}$ | V <sub>DD</sub> Supply voltage |                      |                    |     | 15       | V    |  |
| VSS      | Supply voltage                 |                      | -4.5               | -12 | -15      | V    |  |
| VCC      | Supply voltage                 |                      | 4.5                | 5   | 6        | V    |  |
| VI       | Input voltage                  | Driver               | V <sub>SS</sub> +2 |     | $V_{DD}$ | V    |  |
|          | Receiver                       |                      |                    |     | ±25      | v    |  |
| VIH      | High-level input voltage       |                      |                    |     |          | V    |  |
| VIL      | Low-level input voltage        | oltage               |                    |     | 0.8      | V    |  |
| IOH      | OH High-level output current   |                      |                    |     | -1       | mA   |  |
| loL      | Low-level output curren        | -level output curren |                    |     | 3.2      | mA   |  |
| т.       | Operating free-air temperature | SN65C1406            | -40                |     | 85       | °C   |  |
| ТА       | Operating nee-all temperature  | SN75C1406            | 0                  |     | 70       | 3C   |  |



<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages are with respect to the network ground terminal.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

#### **DRIVER SECTION**

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|        | PARAMETER                                            |                                                   | TEST CON                | DITIONS                 | MIN                      | TYP <sup>†</sup> | MAX   | UNIT  |    |
|--------|------------------------------------------------------|---------------------------------------------------|-------------------------|-------------------------|--------------------------|------------------|-------|-------|----|
| V      | I Pale lavel autout valtage                          | V <sub>IH</sub> = 0.8 V,                          | $R_L = 3 k\Omega$ ,     | V <sub>DD</sub> = 5 V,  | V <sub>SS</sub> = -5 V   | 4                | 4.5   |       | V  |
| VOH    | High-level output voltage                            | See Figure 1                                      |                         | V <sub>DD</sub> = 12 V, | V <sub>SS</sub> = -12 V  | 10               | 10.8  |       | V  |
| Vai    | Low-level output voltage                             | V <sub>IH</sub> = 2 V,                            | $R_L = 3 k\Omega$ ,     | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |                  | -4.4  | -4    | V  |
| VOL    | (see Note 3)                                         | See Figure 1                                      |                         | $V_{DD} = 12 V$ ,       | $V_{SS} = -12 \text{ V}$ |                  | -10.7 | -10   | V  |
| lН     | High-level input current                             | V <sub>I</sub> = 5 V,                             | See Figure 2            |                         |                          |                  |       | 1     | μΑ |
| IլL    | Low-level input current                              | $V_{I} = 0,$                                      | See Figure 2            |                         |                          |                  |       | -1    | μΑ |
| los(H) | High-level short-circuit output current <sup>‡</sup> | V <sub>I</sub> = 0.8 V,                           | $V_O = 0$ or $V_{SS}$ , | See Figure 1            |                          | -7.5             | -12   | -19.5 | mA |
| los(L) | Low-level short-circuit output current <sup>‡</sup>  | V <sub>I</sub> = 2 V,                             | $V_O = 0$ or $V_{DD}$ , | See Figure 1            |                          | 7.5              | 12    | 19.5  | mA |
| la a   | Cupply ourrant from \/p=                             | No load,                                          |                         | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |                  | 115   | 250   |    |
| lDD    | Supply current from V <sub>DD</sub>                  | All inputs at 2                                   | V or 0.8 V              | $V_{DD} = 12 V$ ,       | $V_{SS} = -12 \text{ V}$ |                  | 115   | 250   | μΑ |
| laa    | Cupply ourrant from \/aa                             | No load,                                          |                         | $V_{DD} = 5 V$ ,        | $V_{SS} = -5 V$          |                  | -115  | -250  |    |
| ISS    | Supply current from VSS                              | All inputs at 2                                   | V or 0.8 V              | $V_{DD} = 12 V$ ,       | V <sub>SS</sub> = -12 V  |                  | -115  | -250  | μΑ |
| rO     | Output resistance                                    | V <sub>DD</sub> = V <sub>SS</sub> =<br>See Note 4 | V <sub>CC</sub> = 0,    | $V_0 = -2 \text{ V to}$ | 2 V,                     | 300              | 400   | ·     | Ω  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTES: 3. The algebraic convention, where the more positive (less negative) limit is designated as maximum, is used in this data sheet for logic levels only.

4. Test conditions are those specified by TIA/EIA-232-F.

## switching characteristics at $T_A$ = 25°C, $V_{DD}$ = 12 V, $V_{SS}$ = –12 V, $V_{CC}$ = 5 V $\pm$ 10%

|      | PARAMETER                                          | TEST CONDITIONS                                                                           | MIN  | TYP | MAX | UNIT |
|------|----------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----|------|
| tPLH | Propagation delay time, low- to high-level output§ | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 15 pF,<br>See Figure 3   |      | 1.2 | 3   | μs   |
| tPHL | Propagation delay time, high- to low-level output§ | R <sub>L</sub> = 3 kΩ to 7 kΩ, C <sub>L</sub> = 15 pF,<br>See Figure 3                    |      | 2.5 | 3.5 | μs   |
| tTLH | Transition time, low- to high-level output¶        | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 15 pF, See Figure 3                                         | 0.53 | 2   | 3.2 | μs   |
| tTHL | Transition time, high- to low-level output¶        | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 15 pF,<br>See Figure 3   | 0.53 | 2   | 3.2 | μs   |
| tTLH | Transition time, low- to high-level output#        | $R_L$ = 3 kΩ to 7 kΩ, $C_L$ = 2500 pF, See Figure 3                                       |      | 1   | 2   | μs   |
| tTHL | Transition time, high- to low-level output#        | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 2500 pF,<br>See Figure 3 |      | 1   | 2   | μs   |
| SR   | Output slew rate                                   | R <sub>L</sub> = 3 k $\Omega$ to 7 k $\Omega$ , C <sub>L</sub> = 15 pF,<br>See Figure 3   | 4    | 10  | 30  | V/μs |

<sup>\$</sup> tPHL and tPLH include the additional time due to on-chip slew rate and are measured at the 50% points.



<sup>‡</sup> Not more than one output should be shorted at a time.

<sup>¶</sup> Measured between 10% and 90% points of output waveform

<sup>#</sup> Measured between 3-V and -3-V points of output waveform (TIA/EIA-232-F conditions) with all unused inputs tied either high or low

#### RECEIVER SECTION

# electrical characteristics over operating free-air temperature range, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                         | PARAMETER                                                      |                                                             | MIN                        | TYP†                                             | MAX   | UNIT       |      |      |  |
|-------------------------|----------------------------------------------------------------|-------------------------------------------------------------|----------------------------|--------------------------------------------------|-------|------------|------|------|--|
| VIT+                    | Positive-going input threshold voltage                         | See Figure 5                                                | See Figure 5               |                                                  |       |            | 2.55 | V    |  |
| V <sub>IT</sub> _       | Negative-going input threshold voltage                         | See Figure 5                                                |                            |                                                  | 0.65  | 1          | 1.25 | V    |  |
| V <sub>hys</sub>        | Input hysteresis voltage (V <sub>IT+</sub> -V <sub>IT-</sub> ) |                                                             |                            |                                                  | 600   | 1000       |      | mV   |  |
|                         |                                                                | V <sub>I</sub> = 0.75 V,                                    | $I_{OH} = -20 \mu A$ ,     | See Figure 5 and Note 5                          | 3.5   |            |      |      |  |
| \/~                     | High-level output voltage                                      | .,                                                          |                            | V <sub>CC</sub> = 4.5 V                          | 2.8   | 4.4        |      | ,    |  |
| VOH                     | High-level output voltage                                      | $V_I = 0.75 \text{ V},  I_{OH} = -100 \text{ See Figure 5}$ | $I_{OH} = -1 \text{ mA},$  | V <sub>CC</sub> = 5 V                            | 3.8 4 |            |      | l v  |  |
|                         |                                                                | Occ rigure 3                                                |                            | V <sub>CC</sub> = 5.5 V                          | 4.3   | 5.4        |      |      |  |
| VOL                     | Low-level output voltage                                       | V <sub>I</sub> = 3 V,                                       | $I_{OL} = 3.2 \text{ mA},$ | See Figure 5                                     |       | 0.17       | 0.4  | V    |  |
| link level innut coment |                                                                | V <sub>I</sub> = 2.5 V                                      |                            |                                                  |       | 4.6        | 8.3  | mA   |  |
| l IH                    | High-level input current                                       | V <sub>I</sub> = 3 V                                        |                            |                                                  | 0.43  | 0.55       | 1    | IIIA |  |
| l                       | Low lovel input current                                        | $V_{I} = -2.5 V$                                            |                            |                                                  | -3.6  | <b>-</b> 5 | -8.3 | mA   |  |
| IIL                     | Low-level input current                                        | V <sub>I</sub> = −3 V                                       |                            |                                                  | -0.43 | -0.55      | -1   | mA   |  |
| IOS(H)                  | High-level short-circuit output current                        | V <sub>I</sub> = 0.75 V,                                    | V <sub>O</sub> = 0,        | See Figure 4                                     |       | -8         | -15  | mA   |  |
| IOS(L)                  | Low-level short-circuit output current                         | $V_I = V_{CC}$                                              | $V_O = V_{CC}$             | See Figure 4                                     |       | 13         | 25   | mA   |  |
| loo                     | Supply current from V <sub>CC</sub>                            | No load,                                                    |                            | $V_{DD} = 5 \text{ V},  V_{SS} = -5 \text{ V}$   |       | 320        | 450  | .50  |  |
| Icc                     | and by content from ACC                                        | All inputs at 0 o                                           | or 5 V                     | $V_{DD} = 12 \text{ V},  V_{SS} = -12 \text{ V}$ |       | 320        | 450  | μΑ   |  |

<sup>&</sup>lt;sup>†</sup> All typical values are at  $T_A = 25$ °C.

NOTE 5: If the inputs are left unconnected, the receiver interprets this as an input low and the receiver outputs remain in the high state.

## switching characteristics at $T_A$ = 25°C, $V_{DD}$ = 12 V, $V_{SS}$ = -12 V, $V_{CC}$ = 5 V $\pm$ 10% (unless otherwise noted)

|                    | PARAMETER                                               | TEST CC                                 | NDITIONS                    | MIN | TYP | MAX | UNIT |
|--------------------|---------------------------------------------------------|-----------------------------------------|-----------------------------|-----|-----|-----|------|
| tPLH               | Propagation delay time, low- to high-level output       | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 k\Omega$ ,         |     | 3   | 4   | μs   |
| <sup>t</sup> PHL   | Propagation delay time, high- to low-level output       | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 k\Omega$ ,         |     | 3   | 4   | μs   |
| tTLH               | Transition time, low- to high-level output <sup>‡</sup> | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 \text{ k}\Omega$ , |     | 300 | 450 | ns   |
| tTHL               | Transition time, high- to low-level output <sup>‡</sup> | C <sub>L</sub> = 50 pF,<br>See Figure 6 | $R_L = 5 \text{ k}\Omega$ , |     | 100 | 300 | ns   |
| t <sub>w</sub> (N) | Duration of longest pulse rejected as noise§            | $C_L = 50 \text{ pF},$                  | R <sub>L</sub> = 5 kΩ       | 1   |     | 4   | μs   |

<sup>&</sup>lt;sup>‡</sup> Measured between 10% and 90% points of output waveform



<sup>§</sup> The receiver ignores any positive- or negative-going pulse that is less than the minimum value of  $t_{W(N)}$  and accepts any positive- or negative-going pulse greater than the maximum of  $t_{W(N)}$ .

#### PARAMETER MEASUREMENT INFORMATION



V<sub>I</sub> — V<sub>CC</sub> V<sub>CC</sub> V<sub>SS</sub>

Figure 1. Driver Test Circuit V<sub>OH</sub>, V<sub>OL</sub>, I<sub>OS(L)</sub>, I<sub>OS(H)</sub>

Figure 2. Driver Test Circuit, I<sub>IL</sub>, I<sub>IH</sub>





NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

B. The pulse generator has the following characteristics:  $t_W$  = 25  $\mu$ s, PRR = 20 kHz,  $Z_O$  = 50  $\Omega$ ,  $t_f$  =  $t_f$  < 50 ns.

Figure 3. Driver Test Circuit and Voltage Waveforms





Figure 4. Receiver Test Circuit, IOS(H), IOS(L)

Figure 5. Receiver Test Circuit,  $V_{IT}$ ,  $V_{OL}$ ,  $V_{OH}$ 

SLLS148E - MAY 1990 - REVISED OCTOBER 2001

#### PARAMETER MEASUREMENT INFORMATION



NOTES: C. C<sub>I</sub> includes probe and jig capacitance.

D. The pulse generator has the following characteristics:  $t_W = 25 \mu s$ , PRR = 20 kHz,  $Z_Q = 50 \Omega$ ,  $t_f = t_f < 50 ns$ .

Figure 6. Receiver Test Circuit and Voltage Waveforms

#### **APPLICATION INFORMATION**

The TIA/EIA-232-F specification is for data interchange between a host computer and a peripheral at signaling rates up to 20 kbit/s. Many TIA/EIA-232-F devices will operate at higher data rates with lower capacitive loads (short cables). For reliable operation at greater than 20 kbit/s, the designer needs to have control of both ends of the cable. By mixing different types of TIA/EIA-232-F devices and cable lengths, errors can occur at higher frequencies (above 20 kbit/s). When operating within the TIA/EIA-232-F requirements of less than 20 kbit/s and with compliant line circuits, interoperability is assured. For applications operating above 20 kbit/s, the design engineer should consider devices and system designs that meet the TIA/EIA-232-F requirements.









#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp (3)  |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|--------------------|
| SN65C1406D       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN65C1406DE4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN65C1406DR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN65C1406DRE4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN65C1406N       | OBSOLETE              | PDIP            | N                  | 16   |                | TBD                       | Call TI          | Call TI            |
| SN75C1406D       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DE4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DG4     | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DR      | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DRE4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DRG4    | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1YEAR |
| SN75C1406DW      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN75C1406DWE4    | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN75C1406DWR     | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN75C1406DWRE4   | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN75C1406N       | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type |
| SN75C1406NE4     | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type |
| SN75C1406NSR     | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |
| SN75C1406NSRE4   | ACTIVE                | SO              | NS                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM |

 $<sup>^{(1)}</sup>$  The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): Ti's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



#### PACKAGE OPTION ADDENDUM

12-Jan-2006

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



## D (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-012 variation AC.



## DW (R-PDSO-G16)

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated