

| Bank            | VREFB    | Pin Name / | Optional Function(s) | Configuration | T111 | ∩200 | E256     | DOS for volva in | DOS for ve/ve in | DOS for v16/v10 | DQS for x8/x9 in | DQS for x16/x18 |
|-----------------|----------|------------|----------------------|---------------|------|------|----------|------------------|------------------|-----------------|------------------|-----------------|
| Number          | Group    | Function   |                      | Function      | 1144 | QZ00 | F230     | T144             | Q208             | in Q208         | F256             | in F256         |
| B1              | VREFB1N0 |            | ASDO                 | ASDO          | 1    | 1    | C3       |                  | 4200             | 4200            | 1 200            |                 |
| B1              | VREFB1N0 |            | nCSO                 | nCSO          | 2    |      | F4       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS15p              | CRC_ERROR     | 3    |      | C1       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS15n              | CLKUSR        | 4    |      | C2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS14p              | OLKOOK        |      |      | D5       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS14n              |               |      |      | E5       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | 27001411             |               | 5    | 7    |          |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS13p              |               | J    | 8    | F5       |                  | DQ1L0            |                 |                  |                 |
| B1              | VREFB1N0 |            | Е V В О ТОР          |               | 6    | •    |          |                  | DQTEO            |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS13n              |               | l    | 10   |          |                  | DQ1L1            |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS12p              |               |      |      | D3       |                  | DQ1L2            |                 | DQ0L0            | DQ1L0           |
| B1              | VREFB1N0 |            | LVDS12p<br>LVDS12n   |               |      |      | D4       |                  | DQ1L3            |                 | DQ0L1            | DQ1L1           |
| B1              | VREFB1N0 |            | LVDG1ZII             |               |      | 12   | D4       |                  | DQTLS            |                 | DQULI            | DQTET           |
| B1              | VREFB1N0 |            | VREFB1N0             |               | 7    | 12   | F3       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS11p              |               | · '  | 13   | D2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS11p<br>LVDS11n   |               |      |      | D1       |                  |                  |                 | DQ0L2            | DQ1L2           |
| B1              | VREFB1N0 |            | LVDS1111             |               |      |      | E3       |                  |                  |                 | DQ0L3            | DQ1L3           |
| B1              | VREFB1N0 |            | LVDS10p<br>LVDS10n   |               |      |      | E4       |                  |                  |                 | DQ0L4            | DQ1L4           |
| B1              | VREFB1N0 |            | LVDSTOII             |               |      |      | □4       |                  |                  |                 | DQ0L4            | DQ1L4           |
| В1              | VREFB1N0 |            |                      |               |      |      | G4       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS9p               |               |      |      | J6       |                  |                  |                 |                  |                 |
| <u>В1</u><br>В1 |          |            | LVDS9p<br>LVDS9n     |               |      |      | ло<br>Н6 |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDS9n<br>LVDS8p     |               | _    | 4.4  |          | DPCLK0/DQS0L     | DDCL KO/DOCOL    | DDOLKO/DOCOL    | DPCLK0/DQS0L     | DDOLKO/DOCOL    |
|                 | VREFB1N0 |            | '                    |               | 8    |      | E1       | DPCLK0/DQS0L     | DPCLK0/DQS0L     | DPCLK0/DQS0L    |                  | DPCLK0/DQS0L    |
| B1              | VREFB1N0 |            | LVDS8n               |               | 9    | 15   | E2       |                  |                  |                 | DQ0L5            | DQ1L5           |
| B1              | VREFB1N0 |            |                      | TDO           | 4.0  | 4.0  | 00       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | TDO           | 10   |      | G2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | TMS           | 11   |      | G1       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | TCK           | 12   |      | F2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | TDI           | 13   |      | H5       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | DATA0                | DATA0         | 14   |      | F1       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | DCLK                 | DCLK          | 15   |      | H4       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | nCE           | 16   |      | G5       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDSCLK0p/input(3)   |               | 17   |      | H2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            | LVDSCLK0n/input(3)   |               | 18   |      | H1       |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      |               | 19   |      |          |                  |                  |                 |                  |                 |
| B1              | VREFB1N0 |            |                      | nCONFIG       | 20   |      | J5       |                  |                  |                 |                  |                 |
| B1              | VREFB1N1 |            | LVDSCLK1p/input(3)   |               | 21   |      | J2       |                  |                  |                 |                  |                 |
| B1              | VREFB1N1 |            | LVDSCLK1n/input(3)   |               | 22   |      | J1       |                  |                  |                 |                  |                 |
| B1              | VREFB1N1 |            |                      |               | 23   |      |          |                  |                  |                 |                  |                 |
| B1              | VREFB1N1 |            | LVDS7p               |               | 24   | 30   | K2       | DPCLK1/DQS1L     | DPCLK1/DQS1L     | DPCLK1/DQS1L    | DPCLK1/DQS1L     | DPCLK1/DQS1L    |



Version 1.5 Note (1), (2)

| Bank   |          |           | Optional Function(s) |          | T144 | Q208 | F256 |             |             |               |             | DQS for x16/x18 |
|--------|----------|-----------|----------------------|----------|------|------|------|-------------|-------------|---------------|-------------|-----------------|
| Number | Group    | Function  |                      | Function |      |      |      | T144        | Q208        | in Q208       | F256        | in F256         |
| B1     | VREFB1N1 | Ю         | LVDS7n               |          | 25   |      | K1   |             |             |               | DQ0L6       | DQ1L6           |
| B1     | VREFB1N1 |           | LVDS6p               |          |      |      | K4   |             |             |               | DQ0L7       | DQ1L7           |
| B1     | VREFB1N1 | VCCINT    |                      |          | 26   | 32   |      |             |             |               |             |                 |
| B1     | VREFB1N1 | Ю         | LVDS6n               |          |      | 33   | K5   |             | DQ1L4       |               |             | DQ1L8           |
| B1     | VREFB1N1 | Ю         |                      |          |      | 34   |      |             | DQ1L5       |               |             |                 |
| B1     | VREFB1N1 | Ю         | LVDS5p               |          |      | 35   | L1   |             | DQ1L6       |               | DM0L        | DM1L0/BWS#1L0   |
| B1     | VREFB1N1 | GND       |                      |          | 27   | 36   |      |             |             |               |             |                 |
| B1     | VREFB1N1 | Ю         | LVDS5n               |          |      |      | L2   |             |             |               | DQ1L0       | DQ1L9           |
| B1     | VREFB1N1 | GND       |                      |          |      |      |      |             |             |               |             |                 |
| B1     | VREFB1N1 | IO        | VREFB1N1             |          | 28   | 37   | J4   |             |             |               |             |                 |
| B1     | VREFB1N1 |           |                      |          |      |      |      |             |             |               |             |                 |
| B1     | VREFB1N1 |           | LVDS4p               |          |      |      | M1   |             |             |               |             |                 |
| B1     | VREFB1N1 |           | LVDS4n               |          |      |      | M2   |             |             |               | DQ1L1       | DQ1L10          |
| B1     | VREFB1N1 |           | LVDS3p               |          |      |      | МЗ   |             |             |               | DQ1L2       | DQ1L11          |
| B1     | VREFB1N1 |           | ,                    |          |      | 38   |      |             |             |               |             |                 |
| B1     | VREFB1N1 |           | LVDS3n               |          |      |      | L3   |             | DQ1L7       |               |             |                 |
| B1     | VREFB1N1 |           | LVDS2p               |          |      |      | N1   |             | DQ1L8       |               | DQ1L3       | DQ1L12          |
| B1     | VREFB1N1 |           | LVDS2n               |          |      |      | N2   |             | DM1L/BWS#1L |               | DQ1L4       | DQ1L13          |
| B1     | VREFB1N1 |           | LVDS1p               |          |      |      | P1   |             |             |               | DQ1L5       | DQ1L14          |
| B1     | VREFB1N1 |           | LVDS1n               |          |      |      | P2   |             |             |               | DQ1L6       | DQ1L15          |
| B1     | VREFB1N1 |           |                      |          | 29   | 42   |      |             |             |               |             |                 |
| B1     | VREFB1N1 |           |                      |          |      | 43   |      |             |             |               |             |                 |
| B1     | VREFB1N1 |           | LVDS0p               |          |      |      | N3   |             |             |               | DQ1L7       | DQ1L16          |
| B1     | VREFB1N1 |           | LVDS0n               |          |      |      | N4   |             |             |               | DQ1L8       | DQ1L17          |
| B1     | VREFB1N1 |           |                      |          | 30   |      | P3   |             |             |               | DM1L/BWS#1L | DM1L1/BWS#1L1   |
| B1     | VREFB1N1 |           | PLL1_OUTp            |          | 31   |      | L4   |             |             |               |             |                 |
| B1     | VREFB1N1 |           | PLL1_OUTn            |          | 32   |      | M4   |             |             |               |             |                 |
| B1     | VREFB1N1 |           | _                    |          | 33   | 49   |      |             |             |               |             |                 |
| B1     | VREFB1N1 |           |                      |          | 34   |      | L5   |             |             |               |             |                 |
| B1     |          | VCCD_PLL1 |                      |          | 35   |      | L6   |             |             |               |             |                 |
| B1     | VREFB1N1 |           |                      |          | 36   | 52   | N5   |             |             |               |             |                 |
| B4     |          | VCCA_PLL1 |                      |          | 37   |      | M5   |             |             |               |             |                 |
| B4     |          | GNDA_PLL1 |                      |          | 38   |      | M6   |             |             |               |             |                 |
| B4     | VREFB4N1 | _         |                      |          | 39   | 55   |      |             |             |               |             |                 |
| B4     | VREFB4N1 |           | LVDS77n              | DEV_OE   | 40   |      | R3   |             |             |               |             |                 |
| B4     | VREFB4N1 |           | LVDS77p              |          | 41   |      | T3   | DM1B/BWS#1B | DM1B/BWS#1B | DM1B1/BWS#1B1 | DM1B/BWS#1B | DM1B1/BWS#1B1   |
| B4     | VREFB4N1 |           | LVDS76p              |          | 42   |      | P5   | DQ1B8       | DQ1B8       | DQ1B17        | DQ1B8       | DQ1B17          |
| B4     | VREFB4N1 |           | LVDS76n              |          | 43   |      | P4   | DQ1B7       | DQ1B7       | DQ1B16        | DQ1B7       | DQ1B16          |
| B4     | VREFB4N1 |           | LVDS75p              |          | 44   |      | T4   | DQ1B6       | DQ1B6       | DQ1B15        | DQ1B6       | DQ1B15          |
| B4     | VREFB4N1 |           | LVDS75n              |          | 45   |      |      | DQ1B5       | DQ1B5       | DQ1B14        | DQ1B5       | DQ1B14          |



| Bank | VREFB    | Pin Name / | Optional Function(s) | Configuration | T111 | U308 | F256  | DOS for v8/v9 in | DOS for v8/v9 in | DOS for v16/v18 | DQS for x8/x9 in | NOTE (1), (2)     |
|------|----------|------------|----------------------|---------------|------|------|-------|------------------|------------------|-----------------|------------------|-------------------|
|      | Group    | Function   | Optional Function(s) | Function      | 1144 | QZUU | 1 230 | T144             | Q208             | in Q208         | F256             | in F256           |
| B4   |          | VCCIO4     |                      |               | 46   | 62   |       |                  |                  |                 | 1                |                   |
| B4   |          | IO         | LVDS74p              |               | 47   |      | T5    | DPCLK2/DQS1B     | DPCLK2/DQS1B     | DPCLK2/DQS1B    | DPCLK2/DQS1B     | DPCLK2/DQS1B      |
| B4   | VREFB4N1 |            |                      |               |      |      |       |                  | 2. 02.12/2 QO.2  | 2. 62.(2,2 00.2 |                  | 2. 02. (2, 2 0. 2 |
| B4   | VREFB4N1 |            | LVDS74n              |               | 48   | 64   | R5    |                  |                  |                 | DQ1B4            | DQ1B13            |
| B4   | VREFB4N1 |            |                      |               |      |      | N7    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | LVDS73p              |               |      |      | K7    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | LVDS73n              |               |      |      | K6    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | LVDS72p              |               |      |      | T6    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            |                      |               | 49   | 65   |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | LVDS72n              |               |      |      | R6    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | LVDS71p              |               |      |      | P6    |                  |                  |                 | DQ1B3            | DQ1B12            |
| B4   | VREFB4N1 |            | LVDS71n              |               |      |      | N6    |                  |                  |                 | DQ1B2            | DQ1B11            |
| B4   | VREFB4N1 |            |                      |               | 50   | 66   |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            | VREFB4N1             |               | 51   | 67   | N8    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | VCCIO4     |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 |            |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS70p              |               | 52   | 68   | T7    | DQ1B4            | DQ1B4            | DQ1B13          | DQ1B1            | DQ1B10            |
| B4   | VREFB4N1 | IO         | LVDS70n              |               |      | 69   | R7    |                  | DQ1B3            | DQ1B12          | DQ1B0            | DQ1B9             |
| B4   | VREFB4N1 | IO         | LVDS69p              |               |      |      | L7    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS69n              |               |      |      | L8    |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS68p              |               | 53   | 70   | T8    | DQ1B3            | DQ1B2            | DQ1B11          |                  |                   |
| B4   | VREFB4N1 | VCCIO4     |                      |               | 54   | 71   |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS68n              |               | 55   | 72   | R8    | DQ1B2            | DQ1B1            | DQ1B10          |                  | DM1B0/BWS#1B0     |
| B4   | VREFB4N1 | GND        |                      |               | 56   |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS67p              |               | 57   | 74   | T9    | DQ1B1            | DQ1B0            | DQ1B9           |                  |                   |
| B4   | VREFB4N1 | IO         | LVDS67n              |               | 58   | 75   | R9    | DQ1B0            |                  |                 |                  |                   |
| B4   | VREFB4N0 | IO         | LVDS66p              |               | 59   |      | N9    |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 | IO         | LVDS66n              |               | 60   |      | N10   |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 | GND        |                      |               | 61   | 78   |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 | IO         | LVDS65p              |               |      |      | T11   |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 | VCCINT     |                      |               | 62   | 79   |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 |            | LVDS65n              |               |      |      | R11   |                  |                  |                 | DM0B             | DQ1B8             |
| B4   | VREFB4N0 |            |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 |            |                      |               |      | 80   | P11   |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 |            |                      |               |      |      |       |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 |            | LVDS64p              |               |      |      | L9    |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 |            | LVDS64n              |               |      |      | L10   |                  |                  |                 |                  |                   |
| B4   | VREFB4N0 | VCCIO4     |                      |               |      | 83   |       |                  |                  |                 |                  |                   |



Version 1.5 Note (1), (2)

| Number         G           B4         VI           B4         VI           B4         VI | /REFB Group /REFB4N0 /REFB4N0 /REFB4N0 | Function<br>IO | Optional Function(s) | Function   | 1144 | Q200 | 1 230 | ווו פאוטא וטו כשם | DQS for x8/x9 in | DQ3 IOI XIO/XIO | DQS for x8/x9 in | DQS for x16/x18 |
|------------------------------------------------------------------------------------------|----------------------------------------|----------------|----------------------|------------|------|------|-------|-------------------|------------------|-----------------|------------------|-----------------|
| B4 VI<br>B4 VI                                                                           | /REFB4N0<br>/REFB4N0                   | IO             |                      | IFUIICUOII |      |      |       | T144              | Q208             | in Q208         | F256             | in F256         |
| B4 VI                                                                                    | /REFB4N0                               |                | LVDS63p              |            |      | 84   | R10   |                   | DM0B             | DM1B0/BWS#1B0   |                  |                 |
| B4 V                                                                                     |                                        | GND            |                      |            |      | 85   |       |                   | 202              | 20,2110120      |                  |                 |
|                                                                                          |                                        |                | LVDS63n              |            |      |      | T10   |                   |                  | DQ1B8           | DQ0B7            | DQ1B7           |
|                                                                                          | /REFB4N0                               |                | LVDS62p              |            |      |      | K11   |                   | DQ0B7            | DQ1B7           |                  |                 |
| B4 V                                                                                     | /REFB4N0                               |                | LVDS62n              |            |      |      | K10   |                   | DQ0B6            | DQ1B6           |                  |                 |
|                                                                                          | /REFB4N0                               |                | VREFB4N0             |            | 63   |      | N11   |                   | 5 Q 0 5 0        | 54150           |                  |                 |
|                                                                                          | /REFB4N0                               |                | LVDS61p              |            | - 00 |      | P12   |                   | DQ0B5            | DQ1B5           | DQ0B6            | DQ1B6           |
|                                                                                          | /REFB4N0                               |                |                      |            |      | 91   | –     |                   | 2 4020           | 2 4 1 2 5       | 2 4 0 2 0        |                 |
|                                                                                          | /REFB4N0                               |                | LVDS61n              |            |      |      | P13   |                   | DQ0B4            | DQ1B4           | DQ0B5            | DQ1B5           |
|                                                                                          | /REFB4N0                               |                |                      |            |      | 93   |       |                   |                  |                 | 2 4 0 2 0        |                 |
|                                                                                          | /REFB4N0                               |                | LVDS60p              |            | 64   |      | T12   | DPCLK4/DQS0B      | DPCLK4/DQS0B     | DPCLK4/DQS0B    | DPCLK4/DQS0B     | DPCLK4/DQS0B    |
|                                                                                          | /REFB4N0                               |                | LVDS60n              |            | 65   |      | R12   |                   |                  |                 | DQ0B4            | DQ1B4           |
|                                                                                          | /REFB4N0                               |                |                      |            |      | 96   |       |                   | DQ0B3            | DQ1B3           |                  |                 |
|                                                                                          | /REFB4N0                               |                | LVDS59p              |            |      |      | T13   |                   | DQ0B2            | DQ1B2           | DQ0B3            | DQ1B3           |
|                                                                                          | /REFB4N0                               |                |                      |            | 66   | 98   |       |                   |                  |                 |                  |                 |
|                                                                                          | /REFB4N0                               |                | LVDS59n              |            | 67   |      | R13   |                   | DQ0B1            | DQ1B1           | DQ0B2            | DQ1B2           |
|                                                                                          | /REFB4N0                               |                |                      |            | 68   | 100  |       |                   |                  |                 |                  |                 |
|                                                                                          | /REFB4N0                               |                | LVDS58p              |            | 69   |      | T14   |                   | DQ0B0            | DQ1B0           | DQ0B1            | DQ1B1           |
|                                                                                          | /REFB4N0                               |                | LVDS58n              |            | 70   |      | R14   |                   |                  |                 | DQ0B0            | DQ1B0           |
|                                                                                          | /REFB4N0                               |                | LVDS57p              |            | 71   |      | M11   |                   |                  |                 |                  |                 |
|                                                                                          | /REFB4N0                               |                | LVDS57n              |            | 72   |      | L11   |                   |                  |                 |                  |                 |
|                                                                                          |                                        | IO             | LVDS56n              |            | 73   | 105  | N12   | DM1R/BWS#1R       |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             | LVDS56p              |            | 74   | 106  | M12   | DQ1R8             | DM1R/BWS#1R      | DM1R1/BWS#1R1   |                  |                 |
|                                                                                          |                                        | IO             | LVDS55n              |            |      |      | L12   |                   |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             | LVDS55p              |            |      |      | K13   |                   |                  |                 |                  |                 |
|                                                                                          |                                        | IO             | ·                    | INIT_DONE  | 75   | 107  | N13   |                   |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             |                      | nCEO       | 76   | 108  | N14   |                   |                  |                 |                  |                 |
|                                                                                          |                                        | VCCIO3         | •                    |            | 77   | 109  |       |                   |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             | LVDS53n              |            |      | 110  | P15   |                   | DQ1R8            | DQ1R17          | DM1R/BWS#1R      | DM1R1/BWS#1R1   |
| B3 V                                                                                     | /REFB3N1                               | GND            |                      |            | 78   | 111  |       |                   |                  |                 |                  |                 |
| B3 V                                                                                     | /REFB3N1                               | IO             | LVDS53p              |            |      | 112  | P16   |                   | DQ1R7            | DQ1R16          | DQ1R8            | DQ1R17          |
| B3 V                                                                                     | /REFB3N1                               | IO             | LVDS52n              |            |      | 113  | N15   |                   | DQ1R6            | DQ1R15          | DQ1R7            | DQ1R16          |
| B3 V                                                                                     | /REFB3N1                               | IO             | LVDS52p              |            |      | 114  | N16   |                   | DQ1R5            | DQ1R14          | DQ1R6            | DQ1R15          |
|                                                                                          | /REFB3N1                               |                |                      |            |      |      | P14   |                   |                  |                 | DQ1R5            | DQ1R14          |
| B3 V                                                                                     | /REFB3N1                               | Ю              | LVDS51n              |            |      | 115  |       |                   | DQ1R4            | DQ1R13          |                  |                 |
| B3 V                                                                                     | /REFB3N1                               | IO             | LVDS51p              |            |      | 116  |       |                   | DQ1R3            | DQ1R12          |                  |                 |
|                                                                                          |                                        | IO             | VREFB3N1             |            | 79   | 117  | M14   |                   |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             | LVDS50n              |            |      |      | M15   |                   |                  |                 | DQ1R4            | DQ1R13          |
|                                                                                          |                                        | VCCIO3         |                      |            |      |      |       |                   |                  |                 |                  |                 |
|                                                                                          | /REFB3N1                               | IO             | LVDS50p              |            |      |      | M16   |                   |                  |                 |                  |                 |



Version 1.5 Note (1), (2)

|        | VREFB    | Pin Name / | ioptional Function(s) | Configuration | T144 | Q208 | F256 | DQS for x8/x9 in | DQS for x8/x9 in | DQS for x16/x18 | DQS for x8/x9 in | DQS for x16/x18 |
|--------|----------|------------|-----------------------|---------------|------|------|------|------------------|------------------|-----------------|------------------|-----------------|
| Number | Group    | Function   | - p                   | Function      |      | -1   |      | T144             | Q208             | in Q208         | F256             | in F256         |
| B3     | VREFB3N1 | GND        |                       |               |      |      |      |                  |                  |                 |                  |                 |
|        |          | IO         |                       |               |      | 118  |      |                  | DQ1R2            | DQ1R11          |                  |                 |
|        | VREFB3N1 | GND        |                       |               | 80   | 119  |      |                  |                  |                 |                  |                 |
|        |          | IO         |                       |               |      |      | L14  |                  |                  |                 |                  |                 |
|        |          | IO         | LVDS49n               |               |      |      | L15  |                  |                  |                 | DQ1R3            | DQ1R12          |
|        |          | IO         | LVDS49p               |               |      |      | L16  |                  |                  |                 | DQ1R2            | DQ1R11          |
|        |          | VCCINT     |                       |               | 81   | 120  |      |                  |                  |                 |                  |                 |
|        | VREFB3N1 |            |                       | nSTATUS       | 82   | 121  | M13  |                  |                  |                 |                  |                 |
|        |          | VCCIO3     |                       |               |      | 122  |      |                  |                  |                 |                  |                 |
|        |          | CONF_DONE  |                       | CONF_DONE     | 83   | 123  | L13  |                  |                  |                 |                  |                 |
|        |          | GND        |                       |               |      | 124  | _    |                  |                  |                 |                  |                 |
|        |          | MSEL1      |                       | MSEL1         | 84   | 125  | K12  |                  |                  |                 |                  |                 |
|        |          | MSEL0      |                       | MSEL0         | 85   |      | J13  |                  |                  |                 |                  |                 |
|        |          | IO         | LVDS48n               |               | 86   |      | K16  | DQ1R7            | DQ1R1            | DQ1R10          | DQ1R1            | DQ1R10          |
|        |          | IO         | LVDS48p               |               | 87   |      | K15  | DPCLK6/DQS1R     |                  |                 | DPCLK6/DQS1R     | DPCLK6/DQS1R    |
|        |          | CLK7       | LVDSCLK3n/input(3)    |               | 88   |      | J16  |                  |                  |                 |                  |                 |
|        |          | CLK6       | LVDSCLK3p/input(3)    |               | 89   |      | J15  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDSCLK2n/input(3)    |               | 90   |      | H15  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDSCLK2p/input(3)    |               | 91   |      | H16  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS47n               |               | 92   |      | H12  | DQ1R6            | DQ1R0            | DQ1R9           | DQ1R0            | DQ1R9           |
|        | VREFB3N0 |            | LVDS47p               |               | 93   |      | J12  | DPCLK7/DQS0R     |                  | DPCLK7/DQS0R    | DPCLK7/DQS0R     | DPCLK7/DQS0R    |
|        | VREFB3N0 | IO         | LVDS46n               |               | 94   | 135  | G16  | DQ1R5            | DM0R             | DM1R0/BWS#1R0   | DM0R             | DM1R0/BWS#1R0   |
|        | VREFB3N0 |            |                       |               | 95   | 136  |      |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS46p               |               | 96   |      | G15  | DQ1R4            |                  | DQ1R8           |                  | DQ1R8           |
|        | VREFB3N0 | Ю          | LVDS45n               |               | 97   | 138  | F15  | DQ1R3            | DQ0R7            | DQ1R7           | DQ0R7            | DQ1R7           |
|        | VREFB3N0 |            | LVDS45p               |               |      |      | F16  |                  | DQ0R6            | DQ1R6           | DQ0R6            | DQ1R6           |
|        | VREFB3N0 |            | •                     |               | 98   | 140  |      |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS44n               |               |      | 141  | J11  |                  | DQ0R5            | DQ1R5           |                  |                 |
|        | VREFB3N0 |            | LVDS44p               |               |      |      | H11  |                  | DQ0R4            | DQ1R4           |                  |                 |
|        | VREFB3N0 |            | LVDS43n               |               |      |      | G12  |                  |                  |                 | DQ0R5            | DQ1R5           |
|        | VREFB3N0 |            | LVDS43p               |               |      |      | G13  |                  |                  |                 | DQ0R4            | DQ1R4           |
|        | VREFB3N0 |            | LVDS42n               |               |      |      | E13  |                  | DQ0R3            | DQ1R3           | DQ0R3            | DQ1R3           |
|        | VREFB3N0 |            | LVDS42p               |               |      |      | F13  |                  | DQ0R2            | DQ1R2           | DQ0R2            | DQ1R2           |
|        | VREFB3N0 |            | VREFB3N0              |               | 99   |      | H13  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            |                       |               |      |      |      |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS41n               |               |      |      | D15  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS41p               |               |      |      | D16  |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS40n               |               |      |      | E15  |                  |                  |                 | DQ0R1            | DQ1R1           |
|        | VREFB3N0 |            |                       |               |      |      |      |                  |                  |                 |                  |                 |
|        | VREFB3N0 |            | LVDS40p               |               |      |      | E16  |                  |                  |                 | DQ0R0            | DQ1R0           |



| Bank   | VREFB    | Pin Name / | Optional Function(s) | Configuration | T144 | Q208 | F256 | DQS for x8/x9 in | DQS for x8/x9 in | DQS for x16/x18 | DQS for x8/x9 in | DQS for x16/x18 |
|--------|----------|------------|----------------------|---------------|------|------|------|------------------|------------------|-----------------|------------------|-----------------|
| Number | Group    | Function   |                      | Function      |      |      |      | T144             | Q208             | in Q208         | F256             | in F256         |
| B3     | VREFB3N0 | Ю          |                      |               |      |      | F14  |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 | Ю          | LVDS39n              |               | 100  | 146  | C15  | DQ1R2            | DQ0R1            | DQ1R1           |                  |                 |
| B3     | VREFB3N0 | Ю          | LVDS39p              |               | 101  | 147  | C16  | DQ1R1            | DQ0R0            | DQ1R0           |                  |                 |
| B3     | VREFB3N0 | VCCIO3     |                      |               | 102  | 148  |      |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 | Ю          | LVDS38n              |               |      | 149  | C14  |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 | IO         | LVDS38p              |               |      | 150  | D13  |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 | IO         | PLL2_OUTp            |               | 103  | 151  | E14  | DQ1R0            |                  |                 |                  |                 |
| B3     | VREFB3N0 |            | PLL2_OUTn            |               | 104  | 152  | D14  |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 |            | _                    |               | 105  | 153  |      |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 |            |                      |               | 106  |      | F12  |                  |                  |                 |                  |                 |
| B3     |          | VCCD_PLL2  |                      |               | 107  | 155  |      |                  |                  |                 |                  |                 |
| B3     | VREFB3N0 |            |                      |               | 108  |      | D12  |                  |                  |                 |                  |                 |
| B2     |          | VCCA_PLL2  |                      |               | 109  |      | E12  |                  |                  |                 |                  |                 |
| B2     |          | GNDA_PLL2  |                      |               | 110  |      | E11  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            |                      |               | 111  | 159  |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS37n              |               | 112  |      | B14  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS37p              |               | 113  |      | A14  |                  | DQ0T0            | DQ1T0           | DQ0T0            | DQ1T0           |
| B2     | VREFB2N0 |            | LVDS36n              |               | 114  |      | C13  |                  | DQ0T1            | DQ1T1           | DQ0T1            | DQ1T1           |
| B2     | VREFB2N0 |            | LVDS36p              |               | 115  |      | C12  |                  | DQ0T2            | DQ1T2           | DQ0T2            | DQ1T2           |
| B2     | VREFB2N0 |            | LVDS35n              |               |      |      | B13  |                  | DQ0T3            | DQ1T3           | DQ0T3            | DQ1T3           |
| B2     | VREFB2N0 |            | LVDS35p              |               |      |      | A13  |                  | DQ0T4            | DQ1T4           | DQ0T4            | DQ1T4           |
| B2     | VREFB2N0 |            | ,                    |               | 116  | 166  |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            |                      |               | 117  | 167  |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS34n              |               | 118  | 168  | B12  |                  |                  |                 | DQ0T5            | DQ1T5           |
| B2     | VREFB2N0 |            | LVDS34p              |               | 119  | 169  | A12  | DPCLK8/DQS0T     | DPCLK8/DQS0T     | DPCLK8/DQS0T    | DPCLK8/DQS0T     | DPCLK8/DQS0T    |
| B2     | VREFB2N0 |            | VREFB2N0             |               | 120  |      | C11  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS33n              |               | 121  | 171  |      |                  | DQ0T5            | DQ1T5           | DQ0T6            | DQ1T6           |
| B2     | VREFB2N0 |            |                      |               |      | 172  |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS33p              |               | 122  | 173  | A11  |                  | DQ0T6            | DQ1T6           | DQ0T7            | DQ1T7           |
| B2     | VREFB2N0 |            |                      |               |      | 174  |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 | Ю          | LVDS32n              |               |      |      | G10  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS32p              |               |      |      | G11  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS31n              |               |      |      | B10  |                  | DQ0T7            | DQ1T7           |                  | DQ1T8           |
| B2     | VREFB2N0 |            |                      |               |      |      |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS31p              |               |      | 176  | A10  |                  |                  | DQ1T8           |                  |                 |
| B2     | VREFB2N0 |            | ·                    |               |      |      |      |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS30n              |               |      |      | F10  |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | LVDS30p              |               |      |      | F9   |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            | ,                    |               |      |      | D9   |                  |                  |                 |                  |                 |
| B2     | VREFB2N0 |            |                      |               | 123  | 177  |      |                  |                  |                 |                  |                 |



Version 1.5 Note (1), (2)

| Bank | VREFB    | Pin Name / | Optional Function(s) | Configuration | T144 | Q208 | F256 | DQS for x8/x9 in | DQS for x8/x9 in | DQS for x16/x18 | DQS for x8/x9 in | DQS for x16/x18 |
|------|----------|------------|----------------------|---------------|------|------|------|------------------|------------------|-----------------|------------------|-----------------|
|      | Group    | Function   | (5)                  | Function      |      | -,   |      | T144             | Q208             | in Q208         | F256             | in F256         |
| B2   | VREFB2N0 | VCCINT     |                      |               | 124  | 178  |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N0 | Ю          | LVDS29n              |               | 125  | 179  | D11  | DQ1T0            | DM0T             | DM1T0/BWS#1T0   | DM0T             | DM1T0/BWS#1T0   |
| B2   | VREFB2N0 | VCCIO2     |                      |               |      |      |      |                  |                  |                 |                  |                 |
|      | VREFB2N0 |            | LVDS29p              |               | 126  | 180  | D10  | DQ1T1            |                  |                 |                  |                 |
| B2   | VREFB2N0 |            |                      |               |      |      |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N0 |            | LVDS28n              |               |      | 181  | A9   |                  |                  |                 |                  |                 |
| B2   | VREFB2N0 |            | LVDS28p              |               |      | 182  |      |                  |                  |                 |                  |                 |
|      | VREFB2N1 |            | LVDS27n              |               |      |      | A8   |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS27p              |               |      |      | B8   |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            |                      |               | 127  | 183  |      |                  |                  |                 |                  |                 |
| B2   |          | IO         | LVDS26n              |               |      |      | A7   |                  |                  |                 | DQ1T0            | DQ1T9           |
|      | VREFB2N1 |            |                      |               | 128  | 184  |      |                  |                  |                 |                  |                 |
| B2   |          | IO         | LVDS26p              |               | 129  | 185  | В7   | DQ1T2            | DQ1T0            | DQ1T9           |                  |                 |
| B2   |          | GND        | '                    |               | 130  | 186  |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS25n              |               |      | 187  | F7   |                  |                  |                 |                  |                 |
|      |          | IO         | LVDS25p              |               |      | 188  |      |                  | DQ1T1            | DQ1T10          |                  |                 |
| B2   | VREFB2N1 |            | LVDS24n              |               |      | 189  |      |                  | DQ1T2            | DQ1T11          |                  |                 |
| B2   |          | VCCINT     | -                    |               | 131  | 190  |      |                  |                  |                 |                  |                 |
|      | VREFB2N1 |            | LVDS24p              |               |      | 191  |      |                  | DQ1T3            | DQ1T12          |                  |                 |
|      | VREFB2N1 |            | VREFB2N1             |               | 132  | 192  | D8   |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS23n              |               | 133  | 193  |      | DQ1T3            | DQ1T4            | DQ1T13          | DQ1T1            | DQ1T10          |
| B2   | VREFB2N1 |            |                      |               |      | 194  |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS23p              |               | 134  | 195  | A6   | DQ1T4            | DQ1T5            | DQ1T14          |                  |                 |
| B2   | VREFB2N1 |            | '                    |               |      | 196  |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS22n              |               |      |      | G6   |                  |                  |                 |                  |                 |
| B2   |          | IO         | LVDS22p              |               |      |      | G7   |                  |                  |                 |                  |                 |
|      | VREFB2N1 |            |                      |               |      |      | D7   |                  |                  |                 | DQ1T2            | DQ1T11          |
| B2   |          | IO         | LVDS21n              |               |      | 197  | D6   |                  |                  |                 | DQ1T3            | DQ1T12          |
| B2   | VREFB2N1 |            |                      |               |      |      |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS21p              |               |      | 198  | C6   |                  |                  |                 | DQ1T4            | DQ1T13          |
| B2   | VREFB2N1 |            |                      |               |      |      |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 | IO         | LVDS20n              |               |      |      | C5   |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS20p              |               |      |      | C4   |                  |                  |                 | DQ1T5            | DQ1T14          |
| B2   | VREFB2N1 |            | LVDS19n              |               | 135  | 199  | B5   | DQ1T5            |                  |                 | DQ1T6            | DQ1T15          |
|      |          | IO         | LVDS19p              |               | 136  | 200  |      |                  | DPCLK10/DQS1T    | DPCLK10/DQS1T   | DPCLK10/DQS1T    | DPCLK10/DQS1T   |
| B2   | VREFB2N1 |            | LVDS18n              |               | 137  | 201  |      | DQ1T6            | DQ1T6            | DQ1T15          | DQ1T7            | DQ1T16          |
| B2   |          | VCCIO2     |                      |               | 138  | 202  |      |                  |                  |                 |                  |                 |
| B2   | VREFB2N1 |            | LVDS18p              |               | 139  | 203  | A4   | DQ1T7            | DQ1T7            | DQ1T16          | DQ1T8            | DQ1T17          |
|      | VREFB2N1 |            |                      |               | 140  | 204  |      |                  |                  |                 |                  |                 |
|      | VREFB2N1 |            | LVDS17p              |               | 141  | 205  | А3   | DQ1T8            | DQ1T8            | DQ1T17          | DM1T/BWS#1T      | DM1T1/BWS#1T1   |



| Bank   |           | Pin Name / | Optional Function(s) | Configuration | T144 | Q208 | F256     | DQS for x8/x9 in | DQS for x8/x9 in | DQS for x16/x18 | DQS for x8/x9 in | DQS for x16/x18 |
|--------|-----------|------------|----------------------|---------------|------|------|----------|------------------|------------------|-----------------|------------------|-----------------|
| Number | Group     | Function   |                      | Function      |      |      |          | T144             | Q208             | in Q208         | F256             | in F256         |
| B2     |           | 10         | LVDS17n              | DEV_CLRn      | 142  |      |          |                  |                  |                 |                  |                 |
| B2     | VREFB2N1  |            | LVDS16p              |               | 143  |      |          | DM1T/BWS#1T      | DM1T/BWS#1T      | DM1T1/BWS#1T1   |                  |                 |
| B2     | VREFB2N1  |            | LVDS16n              |               | 144  | 208  |          |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | G9       |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | H7       |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | H10      |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | J7       |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | J10      |                  |                  |                 |                  |                 |
|        |           | VCCINT     |                      |               |      |      | K8       |                  |                  |                 |                  |                 |
|        |           | VCCIO1     |                      |               |      |      | B1       |                  |                  |                 |                  |                 |
|        |           | VCCIO1     |                      |               |      |      | G3       |                  |                  |                 |                  |                 |
|        |           | VCCIO1     |                      |               |      |      | K3       |                  |                  |                 |                  |                 |
|        |           | VCCIO1     |                      |               |      |      | R1       |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | M7       |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | M10      |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | P7       |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | P10      |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | T2       |                  |                  |                 |                  |                 |
|        |           | VCCIO4     |                      |               |      |      | T15      |                  |                  |                 |                  |                 |
|        |           | VCCIO3     |                      |               |      |      | B16      |                  |                  |                 |                  |                 |
|        |           | VCCIO3     |                      |               |      |      | G14      |                  |                  |                 |                  |                 |
|        |           | VCCIO3     |                      |               |      |      | K14      |                  |                  |                 |                  |                 |
|        |           | VCCIO3     |                      |               |      |      | R16      |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | A2       |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | A15      |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | C7       |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | C10      |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | E7       |                  |                  |                 |                  |                 |
|        |           | VCCIO2     |                      |               |      |      | E10      |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | G8       |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | H8       |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | H9       |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | лэ<br>J8 |                  |                  |                 |                  |                 |
|        | 1         | GND        |                      |               |      |      | J8       |                  |                  |                 |                  |                 |
|        |           |            |                      |               |      |      |          |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | K9       |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | A1       |                  |                  |                 |                  |                 |
|        | 1         | GND        |                      |               |      |      | A16      |                  |                  |                 |                  |                 |
|        | ļ         | GND        |                      |               |      |      | B2       |                  |                  |                 |                  |                 |
|        |           | GND        |                      |               |      |      | B15      |                  |                  |                 |                  |                 |
|        | T FD000 4 | GND        |                      |               |      |      | C8       |                  |                  |                 |                  |                 |



Version 1.5 Note (1), (2)

| Bank<br>Number | VREFB<br>Group | Pin Name /<br>Function | Optional Function(s) | Configuration Function | T144 | Q208 | F256 | DQS for x8/x9 in Q208 | DQS for x16/x18 in Q208 | DQS for x8/x9 in F256 | DQS for x16/x18 in F256 |
|----------------|----------------|------------------------|----------------------|------------------------|------|------|------|-----------------------|-------------------------|-----------------------|-------------------------|
|                |                | GND                    |                      |                        |      |      | C9   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | E8   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | E9   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | НЗ   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | H14  |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | J3   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | J14  |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | M8   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | M9   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | P8   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | P9   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | R2   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | R15  |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | T1   |                       |                         |                       |                         |
|                |                | GND                    |                      |                        |      |      | T16  |                       |                         |                       |                         |

#### Notes:

- (1) Optional Functions (LVDS, DDR, etc) are not available for some pins in certain packages. E.g. for EP2C8, LVDS70 pair is available for package Q208 and F256 but not for T144. They do not have support for an I/O register.
- (2) DQS0T, DQS1T, DQS0B and DQS1B pin functions are only available in F672 and F896 packages.
- (3) If the dedicated CLK pins are not used to feed the global clock networks, they can be used as general-purpose input pins to feed core logic.



|                | Pin Type (1st, 2nd, &     |                                                                                                                                                                                                                                                                                                                                                                                        |
|----------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name       | 3rd Function)             | Pin Description                                                                                                                                                                                                                                                                                                                                                                        |
|                |                           | Supply and Reference Pins                                                                                                                                                                                                                                                                                                                                                              |
| VCCINT         | Power                     | These are internal logic array voltage supply pins. VCCINT also supplies power to the input buffers used for the LVPECL, LVDS, HSTL and SSTL I/O standards. All VCCINT pins must be connected to 1.2 V.                                                                                                                                                                                |
| VCCIO[18]      | Power                     | These are I/O supply voltage pins for banks 1 through 8. Each bank can support a different voltage level. VCCIO supplies power to the output buffers for all I/O standards. VCCIO also supplies power to the input buffers used for the LVTTL, LVCMOS, 1.5 V, 1.8 V, 2.5 V, 3.3-V PCI, and 3.3-V PCI-X I/O standards.                                                                  |
| GND            | Ground                    | Device ground pins. All GND pins should be connected to the board GND plane.                                                                                                                                                                                                                                                                                                           |
| VREFB[14]N[01] | I/O                       | Input reference voltage for each I/O bank. If a bank uses a voltage-referenced I/O standard, then these pins are used as the voltage-reference pins for the bank. If voltage reference I/O standards are not used in the bank, the VREF pins are available as user I/O pins.                                                                                                           |
| VCCA_PLL[14]   | Power                     | Analog power for PLLs[14]. The designer must connect these pins to 1.2 V, even if the PLL is not used. Designer is advised to keep isolated from other VCC for better jitter performance.                                                                                                                                                                                              |
| VCCD_PLL[14]   | Power                     | Digital power for PLLs[14]. The designer must connect these pins to 1.2 V, even if the PLL is not used.                                                                                                                                                                                                                                                                                |
| GNDA_PLL[14]   | Ground                    | Analog ground for PLLs[14]. The designer can connect this pin to the GND plane on the board.                                                                                                                                                                                                                                                                                           |
| GND_PLL[14]    | Ground                    | Ground for PLLs[14]. The designer can connect this pin to the GND plane on the board.                                                                                                                                                                                                                                                                                                  |
| NC             | No Connect                | Do not drive signals into these pins.                                                                                                                                                                                                                                                                                                                                                  |
|                | D                         | Pedicated Configuration/JTAG Pins                                                                                                                                                                                                                                                                                                                                                      |
| DCLK           | Input (PS)<br>Output (AS) | Dedicated configuration clock pin. In PS configuration, DCLK is used to clock configuration data from an external source into the Cyclone II device. In AS mode, DCLK is an output from the Cyclone II device that provides timing for the configuration interface. DCLK should not be left floating. Designer should drive it high or low, whichever is more convenient on the board. |
| DATA0          | Input                     | Dedicated configuration data input pin. In serial configuration modes, bit-wide configuration data is received through this pin. In AS mode, DATA0 has an internal pull-up resistor that is always active.                                                                                                                                                                             |
| MSEL[01]       | Input                     | Configuration input pins that set the Cyclone II device configuration scheme. These pins must be hardwired to VCCPD or GND. The designer should connect MSEL[01] to 00 for AS, 10 for PS, 01 for Fast AS and 00 for JTAG-based Configuration.                                                                                                                                          |
| nCE            | Input                     | Dedicated active-low chip enable. When nCE is low, the device is enabled. When nCE is high, the device is disabled. In multi-device configuration, nCE of the first device is tied low while its nCEO pin drives the nCE of the next device in the chain. In single device configuration, nCE is tied low.                                                                             |



|                                       | Pin Type (1st, 2nd, &         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                              | 3rd Function)                 | Pin Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| nCONFIG                               | Input                         | Dedicated configuration control input. Pulling this pin low during user-mode will cause the FPGA to lose its configuration data, enter a reset state & tri-state all I/O pins. Returning this pin to a logic high level will initiate reconfiguration. If the configuration scheme uses an enhanced configuration device or EPC2, nCONFIG can be tied directly to the configuration device's nINIT_CONF pin. If JTAG configuration is used, nCONFIG can be tied to VCC.                     |
| CONF_DONE                             | Bidirectional<br>(open-drain) | This is a dedicated configuration status pin. As a status output, the CONF_DONE pin drives low before and during configuration. Once all configuration data is received without error and the initialization cycle starts, CONF_DONE is released. As a status input, CONF_DONE goes high after all data is received. Then the device initializes and enters user mode. It is not available as a user I/O pin. CONF_DONE should be pulled high by an external $10-k\Omega$ pull-up resistor. |
| nCEO                                  | Output                        | Output that drives low when device configuration is complete. During multi-device configuration, this pin feeds a subsequent device's nCE pin and must be pulled high to Vccio by an external 10k $\Omega$ pullup resistor. During single device configuration and for the last device in multi-device configuration, this pin can be used as an user I/O after configuration.                                                                                                              |
| nSTATUS                               | Bidirectional (open-drain)    | This is a dedicated configuration status pin. The FPGA drives nSTATUS low immediately after power-up and releases it after POR time. As a status output, the nSTATUS is pulled low if an error occurs during configuration. As a status input, the device enters an error state when nSTATUS is driven low by an external source during configuration or initialization. It is not available as a user I/O pin. nSTATUS should be pulled high by an external $10-k\Omega$ pull-up resistor. |
| TCK                                   | Input                         | Dedicated JTAG input pin. The JTAG circuitry can be disabled by connecting TCK to GND.                                                                                                                                                                                                                                                                                                                                                                                                      |
| TMS                                   | Input                         | Dedicated JTAG input pin. The JTAG circuitry can be disabled by connecting TMS to VCC.                                                                                                                                                                                                                                                                                                                                                                                                      |
| TDI                                   | Input                         | Dedicated JTAG input pin. The JTAG circuitry can be disabled by connecting TDI to VCC.                                                                                                                                                                                                                                                                                                                                                                                                      |
| TDO                                   | Output                        | Dedicated JTAG output pin. The JTAG circuitry can be disabled by leaving TDO unconnected.                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                       |                               | Clock and PLL Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| CLK[0,2,4,6,8,10,12,14], LVDSCLK[07]p | Clock, Input                  | Dedicated global clock input pins that can also be used for the positive terminal inputs for differential global clock input or user input pins.                                                                                                                                                                                                                                                                                                                                            |
| CLK[1,3,5,7,9,11,13,15], LVDSCLK[07]n | Clock, Input                  | Dedicated global clock input pins that can also be used for the negative terminal inputs for differential global clock input or user input pins.                                                                                                                                                                                                                                                                                                                                            |
| PLL[14]_OUTp                          | I/O, Output                   | Optional positive terminal for external clock outputs from PLL [14]. These pins can only use the differential I/O standard if it is being fed by a PLL output                                                                                                                                                                                                                                                                                                                               |
| PLL[14]_OUTn                          | I/O, Output                   | Optional negative terminal for external clock outputs from PLL[14]. These pins can only use the differential I/O standard if it is being fed by a PLL output                                                                                                                                                                                                                                                                                                                                |
|                                       |                               | onal/Dual-Purpose Configuration Pins                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                       |                               | Output control signal from the Cyclone II FPGA to the nCS pin of the serial configuration device in AS mode that enables the configuration device by driving it low. In AS mode, the                                                                                                                                                                                                                                                                                                        |
| nCSO                                  | Output                        | nCSO has internal weak pull-up resistor, which is always active.                                                                                                                                                                                                                                                                                                                                                                                                                            |



|                                                    | Pin Type (1st, 2nd, &     |                                                                                                                                                                                                           |
|----------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin Name                                           | 3rd Function)             | Pin Description                                                                                                                                                                                           |
|                                                    | ,                         | Output control signal from the Cyclone II FPGA to the serial configuration device in AS mode                                                                                                              |
|                                                    |                           | used to read out configuration data. In AS mode, the ASDO has internal weak pull-up                                                                                                                       |
| ASDO                                               | Output                    | resistor, which is always active.                                                                                                                                                                         |
|                                                    | ·                         |                                                                                                                                                                                                           |
|                                                    |                           | Active high signal that indicates that the error detection circuit has detected errors in the configuration                                                                                               |
| CRC_ERROR                                          | I/O, Output               | SRAM bits. This pin is optional and is used when the CRC error detection circuit is enabled.                                                                                                              |
|                                                    |                           | Optional chip-wide reset pin that allows you to override all clears on all device registers. When this pin                                                                                                |
|                                                    |                           | is driven low, all registers are cleared; when this pin is driven high, all registers behave as                                                                                                           |
|                                                    | 110 ( ) ( )               | programmed. The DEV_CLRn pin does not affect JTAG boundary-scan or programming operations.                                                                                                                |
| 557, 615                                           | I/O (when option off),    | This pin is enabled by turning on the Enable device-wide reset (DEV_CLRn) option in the Quartus II                                                                                                        |
| DEV_CLRn                                           | Input (when option on)    | software.                                                                                                                                                                                                 |
|                                                    |                           | Optional pin that allows you to override all tri-states on the device. When this pin is driven low, all I/O                                                                                               |
|                                                    | I/O (when option off),    | pins are tri-stated; when this pin is driven high, all I/O pins behave as defined in the design. This pin is enabled by turning on the Enable device-wide output enable (DEV_OE) option in the Quartus II |
| DEV OE                                             | Input (when option on)    | software.                                                                                                                                                                                                 |
| DEV_OE                                             | input (when option on)    | This is a dual-purpose status pin and can be used as an I/O pin when not enabled as INIT_DONE.                                                                                                            |
|                                                    |                           | When enabled, a transition from low to high at the pin indicates when the device has entered user                                                                                                         |
|                                                    |                           | mode. If the INIT_DONE output is enabled, the INIT_DONE pin cannot be used as a user I/O pin after                                                                                                        |
|                                                    | I/O, Output               | configuration. This pin is enabled by turning on the Enable INIT_DONE output option in the Quartus II                                                                                                     |
| INIT DONE                                          | (open-drain)              | software.                                                                                                                                                                                                 |
| _                                                  |                           | Optional user-supplied clock input. Synchronizes the initialization of one or more devices. If this pin is                                                                                                |
|                                                    |                           | not enabled for use as a user-supplied configuration clock, it can be used as a user I/O pin. This pin is                                                                                                 |
|                                                    |                           | enabled by turning on the Enable user-supplied start-up clock (CLKUSR) option in the Quartus II                                                                                                           |
| CLKUSR                                             | I/O, Input                | software.                                                                                                                                                                                                 |
|                                                    | Dual-Purpose              | Differential & External Memory Interface Pins                                                                                                                                                             |
|                                                    |                           |                                                                                                                                                                                                           |
|                                                    |                           | Dual-purpose differential transmitter/receiver channels 0 to 77. These channels can be used for                                                                                                           |
|                                                    |                           | transmitting/receiving LVDS compatible signals. Pins with a "p" suffix carry the positive signal for the                                                                                                  |
|                                                    |                           | differential channel. Pins with an "n" suffix carry the negative signal for the differential channel. If not                                                                                              |
| LVDS[0-77][p,n]                                    | I/O, TX/RX channel        | used for differential signaling, these pins are available as user I/O pins.                                                                                                                               |
|                                                    |                           | Dual-purpose DPCLK/DQS pins can connect to the global clock network for high-fanout control                                                                                                               |
|                                                    |                           | signals such as clocks, asynchronous clears, presets and clock enables. It can also be used as                                                                                                            |
| DDOLKIO 4 0 4 0 7 0 40V                            |                           | optional data strobe signal for use in external memory interfacing. These pins drive to dedicated DQS                                                                                                     |
| DPCLK[0,1,2,4,6,7,8,10]/                           | IVO DDCI K/DOS            | phase shift circuitry, which allows fine tune of the phase shift for input clocks or strobes to properly                                                                                                  |
| DQS[[0,1]L,[1,0]B,[1,0]R,[0,1]T] DQ1[B,L,R,T][017] | I/O, DPCLK/DQS<br>I/O, DQ | align clock edges needed to capture data.  Optional data signal for use in external memory interfacing in the x16 or x18 modes.                                                                           |
| DQ[0,1][B,L,R,T][08]                               | I/O, DQ                   | Optional data signal for use in external memory interfacing in the x8 or x9 modes.                                                                                                                        |
| D&[0,1][D,E,N,1][00]                               | 1/O, DQ                   | Optional data signal for use in external memory interacing in the x8 of x8 modes.  Optional data mask pins for x16/x18 modes are required when writing to DDR SDRAM and DDR2                              |
|                                                    |                           | SDRAM devices. A low signal indicates that the write is valid. If the DM signal is high, the memory                                                                                                       |
|                                                    |                           | TODAY IN ACTIONS. A TOW SIGNAL INCIDATES THAT THE WITE IS VALUE IT THE DIVISIONAL IS HIGH, THE HIGHDLY                                                                                                    |



|                     | Pin Type (1st, 2nd, & |                                                                                                     |
|---------------------|-----------------------|-----------------------------------------------------------------------------------------------------|
| Pin Name            | 3rd Function)         | Pin Description                                                                                     |
|                     |                       | Optional data mask pins for x8/x9 modes are required when writing to DDR SDRAM and DDR2             |
|                     |                       | SDRAM devices. A low signal indicates that the write is valid. If the DM signal is high, the memory |
| DM[01][B,L,R,T]     | I/O, DM               | masks the DQ signals. Each group of DQ & DQS signals requires a DM pin.                             |
|                     |                       | Byte Write Select is an active LOW pin. When asserted active, BWS will select which byte is written |
|                     |                       | into the device during write operation. Bytes not written remain unchange. Deselecting BWS will     |
| BWS#1[B,L,R,T][0,1] | I/O, BWS              | cause write data to be ignored and not written into device.                                         |
|                     |                       | Byte Write Select is an active LOW pin. When asserted active, BWS will select which byte is written |
|                     |                       | into the device during write operation. Bytes not written remain unchange. Deselecting BWS will     |
| BWS#[01][B,L,R,T]   | I/O, BWS              | cause write data to be ignored and not written into device.                                         |





### Notes:

- 1. This is a top view of the silicon die.
- 2. This is a pictoral representation only to get an idea of placement on the device. Refer to the pin list and the Quartus II software for exact locations.



| Version Number | Date      | Changes Made                                                                    |
|----------------|-----------|---------------------------------------------------------------------------------|
| 1.0            | 10/6/2004 | Initial revision                                                                |
| 1.1            | 2/24/2005 | Modified Pin Definitions for DATA0 pin                                          |
| 1.2            | 4/27/2005 | Added CRC_ERROR pin in Pin List and Pin Definition                              |
|                |           | Changed pin name from GNDD_PLL and GNDG_PLL to GND_PLL                          |
|                |           | Finalize                                                                        |
| 1.3            | 6/2/2005  | Modified Pin Type column in Pin Definitions for VREFB[18]N[01] pins             |
| 1.4            | 2/10/2006 | Added footnote for pins that do not support Optional Functions (LVDS, DDR, etc) |
|                |           | Added footnote for DQS0T, DQS1T, DQS0B and DQS1B pins                           |
|                |           | Modified pin definition for NC pins                                             |
|                |           | Modified Pin Description of VREFB[14]N[01] pins                                 |
|                |           | Modified Pin Description of VCCA_PLL[14] and VCCD_PLL[14] pins                  |
|                |           | Added Pin Description for BWS pins                                              |
| 1.5            | 3/1/2006  | Added comment for PLL_OUT pins in Pin Definitions                               |