

**FEBRUARY 23, 2021** 

**005 IWDG Independent WatchDog** Creado por: Ing. Christian Salazar

## **SECTION 5**

005 IWDG Independent WatchDog



#### What will we learn?

In this video we will learn about the use of the IWDG peripheral (Independent WatchDog) which is a programmable time timer which has the ability to restart our microcontroller completely, this is very useful to be able to regain control if for some reason the CPU fails recover the correct execution of the code of our application (It is lost in an unwanted loop), we will calculate the time required to satisfy our needs.

"We will use HAL Drivers, which will help us greatly to port and recycle code routines from one processor in one Family to another in another Family."

#### **Key points**

#### **COMO FUNCIONA**

The IWDG is a down counter that can take from 125 microseconds to 32.8 seconds, which once configured its register begins its countdown, once the counter reaches 0, the microcontroller automatically restarts.

This serves to prevent the CPU from getting stuck in an erroneous loop, thus having to always inform or report to the IWDG that everything is fine in the code by resetting its counter to the configured value, the value to take will depend on the time a complete cycle was executed of our program.

#### CALCULATING THE COUNTER TIME

# IWDG settings and reset flag -

- Setting IWDG time base:
  - IWDG time base prescaled from LSI clock (32kHz)
    - 7 pre-dividers: 4 to 256 selectable by IWDG\_PR register (and 12-bit watchdog counter reload value, RLR[11:0])
  - Setting the IWDG timeout by using the following formula:
  - t\_IWDG (ms) = t\_LSI (ms) x 4 x 2^(IWDG\_PR[2:0]) x (IWDG\_RLR[11:0]+1)
  - where t LSI (ms) = 1/32000 = 0.03125
  - Min. and max. timeout values from 125 µs to 32.8 s
- Checking IWDG reset source:
  - IWDGRSTF reset flag (in RCC\_CSR register) to inform when a IWDG reset occurs (after device reset)



In the equation:

TimeOut(mS) = (Factor1) \* (Factor2) \* (Factor3)

where:

Factor1: t\_LSI(mS)

As our LSI is 32KHz converting to milliseconds we have:

t LSI = 1/32000 = 32.25 us = 0.03125 ms

Factor2: 4 x 2 ^ (IWDG\_PR[2:0])

The maximum value for this register is 256

Where IWDG PR we only occupy 3 bits, max 0b111

Which indicate the Prescaler to use: 4, 8, 16, 32, 64, 128 y 256

**IWDG PRESCALER 4** 

**IWDG PRESCALER 8** 

IWDG PRESCALER 16

**IWDG PRESCALER 32** 

IWDG\_PRESCALER\_64

IWDG\_PRESCALER\_128

IWDG\_PRESCALER\_256

Factor3: (IWDG\_RLR[11:0] + 1)

Where IWDG\_RLR 12 bits (can have value from 0 to 65535)

### **EXAMPLE**

For a time of 1 second.

1000 ms =  $(0.03125 \text{ ms}) * (4 \times 2 \land (PR)) * (RL + 1)$ 

We assume the PR (Prescaler) value of 256

Solving for and solving RL we have:

RI = 124