



wf\_inputs \_synchroniser Responsible for the synchronization of:

- The WISHBONE control signals with the wb\_clk
- The FIELDRIVE signals with the uclk
- o The WorldFIP settings and General signals with uclk
- o The User Interface, NON WISHBONE signals with the uclk



## **Clocks & Resets**

Crossing clock domains only through the Dual Port RAM



- WISHBONE reset : resets only WISHBONE logic
- o nFIP internal reset: resets all the rest













































# Counter of transmission periods



- $\circ \, \mathsf{FD\_TXCK}$
- o tx\_clk\_p\_buff



# wf\_tx\_rx\_osc orx\_osc







- o significant edge window
- o adjacent bits transition window

Starts counting after a falling edge on the fd\_rxd.

Starting from this edge, other falling or rising significant edges, are expected around one reception period later. A time window around the expected arrival time is set and its length is defined as 1/4th of the period. When the actual edge arrives, the counter is reset.

o sample\_manch\_bit\_p

o sample bit p



sample\_manch\_clock: is inverted on each significant edge & between adjacent bits sample\_bit\_clock : is inverted only between adjacent bits

The significant edges are normally expected inside the signif\_edge\_window. In the cases of a code violation (V+ or V-) no edge will arrive in this window. In this situation rx\_manch\_clk is inverted right after the end of the signif\_edge\_window.

Edges between adjacent bits are expected inside the adjac\_bits\_window; if they do not arrive the rx\_manch\_clk and rx\_bit\_clk are inverted right after the end of the adjac bits window.



## nanoFIP reset inputs:

- o Power On Reset
- $\circ \ User \ Interface \ General \ signal \ RSTIN$
- Reset variable from FIELDRIVE
- $\circ$  Reset to the WISHBONE logic

wf\_reset \_unit

## nanoFIP reset inputs:

- o Power On Reset
- o User Interface General signal RSTIN
- Reset variable from FIELDRIVE
- o Reset to the WISHBONE logic



## Outputs of this unit:

- o nanoFIP internal reset
- ○FIELDRIVE reset
- o user reset RSTON

## nanoFIP reset inputs:

- o Power On Reset
- o User Interface General signal RSTIN
- Reset variable from FIELDRIVE
- o Reset to the WISHBONE logic

wf\_reset \_unit

#### Outputs of this unit:

o nanoFIP internal reset

oFIELDRIVE reset

o user reset RSTON





- o Power On Reset
- o User Interface General signal RSTIN
- Reset variable from FIELDRIVE
- Reset to the WISHBONE logic

wf\_reset \_unit

#### Outputs of this unit:

o nanoFIP internal reset

oFIELDRIVE reset

o user reset RSTON

→ from\_RSTIN OR from\_var\_rst OR from\_PoR

→ from\_RSTIN OR from\_var\_rst OR from\_PoR

from\_var\_rst



hdl files : <a href="http://www.ohwr.org/projects/cern-fip/repository/show/trunk/hdl/design">http://www.ohwr.org/projects/cern-fip/repository/show/trunk/hdl/design</a>

Actel .prj : <a href="http://www.ohwr.org/projects/cern-fip/repository/changes/trunk/hdl/cad/libero/NanoFip/NanoFip.prj">http://www.ohwr.org/projects/cern-fip/repository/changes/trunk/hdl/cad/libero/NanoFip/NanoFip.prj</a>

 $Simulation: {\tt http://www.ohwr.org/projects/cern-fip/repository/changes/trunk/software/cadence\_IUS/sim.tcl}$ 

