

#### **Outline**

- Introduction to Jasper® Formal Analysis
- Formal Friendly SVA Coding
- Jasper Superlint



# Introduction to Jasper® Formal Analysis

#### What is formal verification?

- Checks exhaustively/completely if a model meets a given spec
  - Model→ synthesizable RTL
  - Spec → properties (assertions and covers)
- Key differences between simulation and formal
  - Simulation → User creates given stimulus set using a complicated TB wrapper
  - Formal
     → User specifies illegal stimulus using a set of properties
- What are the main benefits of formal verification?
  - Shortening the time to market by starting verification with designers months earlier
  - Improving quality by exposing corner case bugs
- Trick is to know where/when to apply Jasper

# **Formal Analysis**

- Formal tests all possible stimulus, one cycle at a time
  - All value combinations on uninitialized registers at the first cycle
  - All value combinations on inputs and undriven wires at every cycle





 Similar to simulating \$random at every input/register for all possible random values!

#### **Properties**

- Formal checks <u>properties</u> as it is walking through stimuli
  - Report when **cover** properties are <u>hit</u>
  - Report when assert properties are violated



#### **Constraints**

- Not all input stimulus combinations are legal
- Assume properties tell formal what is legal
  - Only scenarios where assumptions are true will be considered
  - Formal throws away any stimulus that violates assumptions



#### **Formal State Space Exploration**

- Formal visits DUT <u>states</u> as it walks through stimulus
  - State = value of all inputs/registers



#### **Formal State Space Exploration**

- Formal visits DUT <u>states</u> as it walks through stimulus
  - State = value of all registers/inputs
- Formal may reach states that hit properties
  - Assertion failures, cover hits
  - Converted to waveforms





## **Compared with Simulation**



- Misses many reachable states (C, F, H, K, L, and M)
- Covers many states multiple times (A, B, D, and E)

#### **Constrained Random Simulation in a Nutshell**



#### **Formal Verification in a Nutshell**



#### **Formal Testbench**

• Similar to the sim testbench. In formal, the testbench is also around the DUV



#### A Simple Example



# **A Simple Example**



#### **Proof Results**

#### Proven Unreachable (Full Proof)

# ▼ Type / ▼ Bound ✓ Assert Infinite Cover Infinite

- Formal analyzed all reachable states
- Impossible to violate assertion
- Impossible to hit cover

#### **Undetermined**

| T | Туре   | T | Bound |
|---|--------|---|-------|
| 3 | Assert | Î | 7 -   |
| 8 | Cover  |   | 7 -   |

- Formal analyzed a subset of all reachable states
- Assertion does not fail in these states
- Cover is not hit in these states

CEX Covered

| Y        | Type / ▼ | Bound |
|----------|----------|-------|
| ×        | Assert   | 12    |
| <b>*</b> | Cover    | 49    |

- Formal found a state that hits a property
- Assertion failure
- Cover hit
- Waveform available



#### **Benefits of Formal Analysis**

- Systematic method
  - None or very little randomization
  - More deterministic
- Less testbench effort required
  - Formal testbench tends to be much simpler than sim testbench
- Leads to higher quality
  - Find bugs from a different angle: breadth-first search (formal) vs. depth-first search (sim)
  - Often reveals bugs that simulation would never catch
- Improves productivity and schedule
  - Can replace some block-level testbenches
  - Verification can begin prior to testbench creation and simulation



# **Formal Friendly SVA Coding**

#### What is SVA?

- SVA stands for System Verilog Assertion
- SVA is a language for expressing <u>properties</u>
  - Not only <u>assertions</u>, but <u>covers</u> and <u>assumptions</u> too!
  - Can be mixed with Verilog, SystemVerilog, and VHDL
- SVA was part of the old SystemVerilog Accellera standard
- IEEE approved SystemVerilog as IEEE Std 1800-2005 on 11/09/2005
  - LRM can be downloaded from: <a href="http://ieeexplore.ieee.org">http://ieeexplore.ieee.org</a>

#### **Formal Testbench**



#### **SVA Syntax**

SVA properties are embedded in Verilog or SystemVerilog code



#### **SVA** mechanisms to embed properties



#### **Being Successful with SVA**

- First, describe intent in your <u>natural language</u>, then code
  - "A and B should never be high at the same time"
  - "if X happens, then I should see Y within N cycles"
  - "either P or Q should be low if design is in state S"
- The key to learning SVA is to learn a <u>small productive subset</u> of the language
  - Only 5-6 operators and 3-4 built-in functions are all you need!
- Write complex properties using <u>glue logic</u>, NOT complex SVA operators
  - Simple Verilog logic to keep track of events/state: state machines, counters, FIFOs, etc.
  - Refer to glue logic in SVA properties

## **SVA Example: Invariants**

- Something that should always or never happen!
- e.g. "Should never see a Grant without a Request"

```
no_GntA_without_ReqA: assert property (not(GntA && !ReqA));
```



## **SVA Example: Same-Cycle Implications**

- Something that should never happen IF a condition is met
- Assertion holds when:
  - a) Condition is met and the consequence is true
  - b) Ccondition is not met
- e.g. "If A gets a grant, then B must not"



#### **SVA Example: Next-Cycle Implications**

- Possible to delay checking consequence by one cycle
- e.g. "any GntX is always followed by Busy"



#### **Sequences: Multi-Cycle events**

- An intermediate cover point used to specify an order of events in a property
- Sequences are described using ## operator



## **Sequences**

• Repetition operator [\*N] is also sometimes useful:



Occurrence operator [=N]



#### **SVA Example: Sequences**

Sequences can be used in most places where you would write an expression

"Should never see two grants to A in successive cycles"

GntA strobe: assert property (

not (GntA [\*2])

);

"Busy pulse should only happen if no request"

```
Busy_hold: assert property (
   (!Busy ##1 Busy ##1 !Busy) |-> !ReqA
);
```

"Request should be followed by Grant in 1 to 2 cycles"

```
Req_to_Gnt: assert property (
  ReqA |-> ##[1:2] GntA
);
```







# **Built-In Functions**

#### Combinatorial

| Function                      | Description                                                                                      | Example                                                                                          |
|-------------------------------|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| <pre>\$onehot \$onehot0</pre> | Returns true if argument has exactly one bit set (one-hot) or at most one bit set (one-hot-zero) | <pre>"At least one grant should be given at a time" assert property (</pre>                      |
| \$countones<br>\$countzeros   | Returns the number of ones/zeros in the argument                                                 | "Should never see more than 4 dirty lines" assert property ( \$countones(write_data[7:0]) <= 4); |

# **Built-In Functions**

# Temporal

| Function | Description                                                                                                      | Example                                                                                                       |
|----------|------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|
| \$stable | Returns true if argument is stable between clock ticks                                                           | <pre>"Data must be stable if not ready" assert property (   !Ready  =&gt; \$stable(Data));</pre>              |
| \$past   | Return previous value of argument                                                                                | <pre>"If active, then command must not be IDLE" assert property (   active  -&gt; \$past(cmd) != IDLE);</pre> |
| \$rose   | Returns true if argument is rising, that is, was low in previous clock cycle and is high on current clock cycle  | <pre>"Request must be followed by Valid rising" assert property (    Req  =&gt; \$rose(Valid));</pre>         |
| \$fell   | Returns true if argument is falling, that is, was high in previous clock cycle and is low on current clock cycle | "If Done falls, then Ready must be high" assert property ( \$fell(Done)  -> Ready);                           |

#### **Summary of Operators and Built-In Functions**

All you need to know to be successful with SVA:

#### Implication

#### Sequences

```
a ##1 b
a ##[2:3] b
a ##[4:$] b
a [*5]
a [=4]
```

#### Combinatorial Functions

```
$onehot(a)
$onehot0(b)
$countones(c)
$countzeros(d)
```

#### **Temporal Functions**

```
$stable(a)
$past(b)
$rose(c)
$fell(d)
```



# **Glue Logic in Formal Environment**



#### **Glue Logic**

- When verifying or modeling complex behaviors, introducing auxiliary logic to observe and track events can greatly simplify coding
  - This logic is commonly referred to as "glue logic"
- Once glue logic is in place, expressing SVA properties may be trivial
- Glue logic comes at no extra price
  - Jasper does not care whether the property is all SVA or SVA+glue logic
  - Recommendation is to choose based on clarity

#### **Formal Testbench**





HDL

#### **Example: SOP/EOP Interface**

- Specification:
  - No overlapping packets (SOP-EOP always in pairs)
  - Single-cycle packets allowed (SOP and EOP at the same cycle)
  - Continuous packet transfer (no holes between SOP-EOP)



### **Native SVA example: SOP/EOP Interface**



Not recommended Complex!

Pure SVA version:

```
sequence sop_seen;
  sop ##1 1'b1[*0:$];
endsequence;

no_holes: assert property(
  sop |-> vld until_with eop
);
```

```
sop_first: assert property (vld && eop |-> sop_seen.ended);
eop_correct: assert property(
  not (!sop throughout ($past(vld && eop) ##0 vld && eop[->1]))
);

sop_correct: assert property(
  vld && sop && !eop |=>
  not(!$past(vld && eop) throughout (vld && sop[->1]))
);
```

If you're using throughout, intersect, until, .triggered, etc., then you're probably doing it wrong!

### In-line Glue Logic Example: SOP/EOP Interface



Glue logic version:

```
reg in_packet;
always @(posedge clk)
  if (!rstn || eop) in_packet <= 1'b0;
  else if (sop) in_packet <= 1'b1;

no_holes: assert property(
  in_packet |-> vld
);
```

```
eop_correct: assert property(
   vld && eop |-> in_packet || sop
);

sop_correct: assert property(
   vld && sop |-> !in_packet
);
```



## **Jasper Superlint**



### **Comprehensive RTL Signoff: Big Picture**

#### Regular RTL Signoff Includes

- Signoff the RTL against a comprehensive set of structure Lint/DFT/CDC/RDC checks
  - Jasper Superlint App Checks
    - Structural Lint Checks
    - Structural DFT Checks
    - Automatic Formal Checks

#### Structural Checks should be augmented with Formal Assisted Automatic Checks

- High-value Auto-Formal Checks
  - Coverage checks: Dead code, FSM state reachability, Signal toggle and more...
  - Functional checks: FSM Livelock/Deadlock, bus contention, Auto-X check and more...

### **Jasper Superlint Overview**



Comprehensive functional checks, violation debug & waiver handling based on best-in-class formal analysis

### **Need for Early Design Checking**

• Effort to fix a bug increases significantly the further into the development

cycle



### **Design Checking Using Superlint**

- Superlint is an application which enables engineers to signoff RTL against a comprehensive set of checks
  - Ensures that issues are caught and fixed much before these travel with the RTL and become an expensive problem

#### Designers

- Early Validation
  - Use Superlint to eliminate common coding style, structural and functional design errors <u>before</u> verification starts
- Incremental checking during design development/integration
  - Use Superlint as a regression baseline for ongoing validation
  - User fixes issues/creates waivers to reach a 'clean' status

#### Verification Engineers

Complement the Formal Property Verification based bug hunting flow



## **Jasper Superlint Checks**

### **Jasper Superlint checks**

- Structural Lint Checks
- Structural DFT Checks
- Automatic Formal Checks

### **Structural Lint Checks Categories**

#### **NAMING**

Checks naming conventions on RTL elements e.g modules, instances functions atc', based on a rule file defined by user

#### **FILEFORMAT**

• Checks file formatting to make files portable and reusable e.g file name different from module name

#### CODINGSTYLE

• Checks to ensure there are no semantic and functional issues in the code e.g unconnected ports, unused and unassigned variables or undriven signals

#### SIM\_SYNTH

• Checks for scenarios which can cause mismatch between pre and post synthesis simulation results e.g incomplete sensitivity list

#### **SYNTHESIS**

• Checks for constructs which are not synthesizable e.g Initial statement to initialize the signal in Verilog code can result in unpredictable synthesis behavior

#### **STRUCTURAL**

• Checks for design structures which can cause functional or downstream tool issues e.g Flip-Flops missing resets

#### **RACES**

Simulation race condition checks

### **Structural DFT Checks Categories**

#### DFT FUNCTIONAL

Checks that your RTL complies with DFT rules and successfully inserts DFT logic in your design

#### DFT\_SHIFT

Checks for DFT readiness of the design in shift mode e.g Clock/Reset controllability in shift mode

#### DFT\_CAPTURE

 Checks for DFT readiness of the design in capture mode e.g Clock drives the data pin and clock pin of one or more flip-flops in capture mode.

#### INTEGRATION

 Checks to ensure the consistency of constraints in case of hierarchical DFT checking e.g constraint value at full-chip is different from the value used at block level

### **Automatic Formal Checks Categories**

#### DEAD\_CODE

RTL code block reachability

#### **FSM**

• FSM state reachability and Livelock / deadlock

#### **SIGNALS**

• Signal Stuck-at , Signal deadlock

#### **BUS**

Bus contention and floating

#### OUT\_OF\_BOUND\_INDEXING

Index out or range

#### X\_ASSIGNMENT

• A reachable x-assignment was found

#### ARITHMETIC\_OVERFLOW

Overflow because of arithmetic operation



## **Jasper Superlint Selected AutoFormal Checks**

### **Automatic Formal Checks Categories**



### AUTO\_FORMAL\_BUS

Check name: BUS\_IS\_CONT – more than one active driver for the bus

```
input a, b, port_a, port_b;
output z;

assign z = a? port_a: 1'bz;
assign z = b? port_b: 1'bz;
Violation is reported when 'a' and 'b' is 1.
'a' and 'b' must be mutually exclusive.
```

Check name: BUS\_IS\_FLOT – check if there is always at least one active driver for the bus

```
input en, port_c;
output reg_c;
assign reg_c = en? port_c: 1'bz;

Violation is reported when 'en' is 0
```

### AUTO\_FORMAL\_OUT\_OF\_BOUND\_INDEXING

Check name: ARY\_IS\_OOBI – expressions and arrays are indexed within the defined range



### AUTO\_FORMAL\_FSM\_REACHABILITY

Check name: FSM NO RCHG - a FSM state is reachable from the initial FSM state

Check name: FSM\_NO\_TRRN – a transition from one state is possible

```
input clk, resetn, start, finish;
reg [1:0] curr state, next state;
Parameter [1:0] s0=0, s1=1, s2=2, s3=3;
always @(posedge clk or negedge resetn)
           if(resetn) curr state <= s0;
            else curr_state <= next_state;
end
always @(*) begin
            next state = s0;
            case (curr state)
                         s0 : begin
                                      if(start) next state = s1;
                                      else next state = s0;
                                                                            Violation is reported for state s3 as there is no next
                              end
                                                                            state assignment. (RCHG)
                         s1 : begin
                                      next state = s2;
                              end
                                                                            Violation is reported for state (s3→s0) and
                         s2 : begin
                                      next state = s0;
                                                                            (s3→s3)because sate s3 is not reachable. (TRRN)
                         s3 : begin
                                      if(finish) next state = s0;
                                      else next state = s3;
                              end
             endcase
end
```

### AUTO\_FORMAL\_FSM\_DEADLOCK\_LIVELOCK\_FSM

#### Check name: FSM IS DDLK - Deadlock condition found for FSM

· There exists no input sequence to move beyond the current state

```
input clk, resetn, start, finish;
reg [1:0] curr state, next state;
Parameter [1:0] s0=0, s1=1, s2=2, s3=3;
always @(posedge clk or negedge resetn)
           if(resetn) curr state <= s0;
           else curr state <= next state;
always @(*) begin
           next state = s0;
            case (curr state)
                        s0 : begin
                                    if(start) next state = s1;
                                    else next state = s0;
                             end
                        s1 : begin
                                    next state = s2;
                             end
                        s2 : begin
                                    next state = s2; // Deadlock
                             end
                        s3 : begin
                                    if(finish) next state = s0;
                                    else next state = s3;
                             end
            endcase
end
```



Violation is reported when 'curr\_state' is 's2'. After reaching 's2', the design remains in that state.

### AUTO\_AUTO\_FORMAL\_FSM\_DEADLOCK\_LIVELOCK\_FSM

#### Check name: FSM\_IS\_LVLK - Livelock condition found for FSM

There exists no input sequence to return to the idle/reset state

```
input clk, resetn, start, finish;
reg [1:0] curr state, next state;
Parameter [1:0] s0=0, s1=1, s2=2, s3=3;
always @ (posedge clk or negedge resetn)
             if(resetn) curr state <= s0;
                     curr state <= next state;
always @(*) begin
              next state = s0;
              case (curr state)
                            s0 : begin
                                          if(start) next state = s1;
                                          else next state = s0;
                                 end
                            s1 : begin
                                          next state = s2;
                            s2 : begin
                                          next_state = s3;
                                 end
                            s3 : begin
                                          next state = s2;
              endcase
end
```

After reaching 's2', there exists no input sequence can return to 's0'

### AUTO\_FORMAL\_X\_ASSIGNMENT

Check name: ASG\_IS\_XRCH - x variables cannot be reached

- If an x-assignment is reachable, it becomes an active source of x, and can lead to unexpected functionality
- x equals 1 or 0 in synthesis and is unknown in simulation

Violation is reported when 'sel' = 3.



### AUTO\_FORMAL\_SIGNALS

Signal type checkers default create at flop and design output, user can configure signal type or add customized signal list by user

Check name: SIG\_IS\_STCK-RTL logic elements are never stuck at a constant value

```
output [1:0] BID; V
assign BID = 2'b00;
```

JG default will filter out this kind of constant assignment

Violation is reported because 'port\_b' is stuck at a constant value(1'b1)

Check name: SIG NO TGFL- signals have toggled from 0 to 1

Check name: SIG\_NO\_TGRS—signals have toggled from 1 to 0

### AUTO\_FORMAL\_DEAD\_CODE

Check name: BLK\_NO\_RCHB - RTL provides access to all branches

```
assign sel = 1'b1;
always @(*) begin
  if (sel)
   out = a;
  else
   out = b;
end
```

A violation is reported for sel==1'b0 branch

### AUTO\_FORMAL\_COMB\_LOOP

Check name: MOD\_IS\_FCMB – functionally true combinational loop

```
module MOD_IS_FCMB (out_a, in_a, in_b);
  input in_a, in_b;
  output out_a;
  test_or al(.in_a(in_a), .in_b(in_b), .out_a(out_a));
  test_nand bl(.in_a(out_a), .in_b(in_b), .out_a(in_a));
endmodule
```

Violation is reported
Because a combinational loop
detected is passing through a1.in a

Functionally true/false loops



selector == 1'b1 can remove circular dependency

### AUTO\_FORMAL\_OVERFLOW

Check name: ASG\_AR\_OVFL - RTL contains no errors that could cause the array to overflow.

```
module MOD_IS_OVFL (out_a, in_a, in_b);
  input [3:0] in_a,
  input [1:0] in_b;
  output[1:0] out_c;
  assign out_c = in_a + in_b;
endmodule
```

Violations are reported because in\_a + in\_b could lead to overflows.

EX:

- As in\_a = 4'b0001 and in\_b = 2'b11, it leads to ASG\_AR\_OVFL violation.



## **Jasper Superlint Setup**



### **Superlint User Interface**

jg -superlint test.tcl **Custom TCL File Custom Rule File/Configure Checks**  Clocks Custom categories Reset Selected checks Selected checks Custom parameters DFT Constraints Elaborate Analyze RTL **RTL** Generated Report **Checks** Analysis/Debug DFT: **Lint:** Coding **Automatic Formal: Functional Analysis** Debug FSM Livelock/Deadlock, Style, Violation Schematic Shift messages/Property Structural Arithmetic Overflow...... FSM graph Capture view Combinational loop Waivers Visualize

#### **Creating a Custom Rule File**

- Rules file contains the list of all LINT, DFT, and AutoFormal checks
  - The default rules file, Superlint.def, which contains the default Superlint categories and checks is located at: <jg\_install> /etc/res/rtlds/rules/superlint.def
- User can create a custom rule file with a selected set of checks and customize the selected checks (suggested flow)
  - We will provide a list of suggested autoformal rule sets after the training
- Customizations that can be done by the user include
  - Category names
    - Checks included in each category
    - Enable or disable a category
  - Severity
  - Short message
  - Check name
  - Specific parameter for a check e.g pattern for naming convention checks

### **Analyze RTL**

- RTL can be analyzed through tcl commands or GUI as shown:
- Tcl command examples:

```
analyze -v2k my_file.v
analyze -sv -f file_list.f +define+FPGA+
```

Follow the bellow steps to analyze the RTL through GUI



#### **Elaborate RTL**

- Elaborate is to specify how you want to synthesize and read the netlist and extract verification tasks for files that have been analyzed
- Tcl command to Elaborate RTL is: elaborate -top <top\_module\_name>



#### **Clock Specification**

- TCL clock command specifies the characteristics of how the clock is driven during a formal analysis run and clock related configuration
- Clock commands are cumulative
  - Multiple clock commands are required to specify multiple clocks
- Before you can run a proof or visualize a violation, Clock needs to be specified using one of the following:
  - "clock <clk>" to declare a signal as a clock
  - "clock -none" for free-running clock environment
  - "clock -infer" to specify that you want the tool to automatically infer primary clocks
  - "clock -analyze" returns a Tcl list containing inferred clocking signals
- Clock arguments must be a signal or negation of a signal, but cannot be an expression
  - Example:
    - clock clk
    - clock ~clk

#### **Reset Specification**

- This is used to specify the reset condition for the design under verification
- Reset conditions are always 'globally' applied and noncumulative
  - Multiple resets need to be specified in one command
  - Most recent reset condition overrides the condition which was previously defined
- Before you can run reset analysis, including the one that runs for "prove" and "visualize", reset needs to be specified using one of the following:
  - "reset <rst>" to declare a reset pin
  - "reset -sequence" to set a reset sequence file
  - "reset -init state" to set a reset snapshot file
  - "reset -none" to specify a free-running reset environment
  - "reset -analyze" to get information about resets and set up the reset environment properly
  - Example :
    - reset { ~rstn ~n\_preset }



## **Jasper Superlint Key Productivity Features**

### **Superlint Key Productivity Features**

#### Customized Failure Analysis – GUI Violation Layout

• Two layouts cater to two different types of users: violation only or violation + property

#### **Persistent Waivers**

Waivers are persistent across RTL code changes and also across the hierarchy

#### Grouping

 Related violations are grouped to enable efficient analysis. Fixing primary violation might fix all the secondary violations in the group

#### Observability filter for Auto-Formal functional checks

 CEX is reported only if the failure gets propagated to an observable boundary signal e.g Flip-Flop or an output port (ARITHMETIC\_OVERFLOW, X\_ASSIGNMENT, OUT\_OF\_BOUND\_INDEXING, BUS)

Leverage formal to reduce Structural Lint Noise

### **Violation Layout**

For engineers primarily focusing on check violations without any consideration of the formal properties



### **Formal Property Layout**

For engineers focusing on formal properties and proof results



#### **Persistent Waivers**



### **Grouping for Efficient Analysis**

#### The tool groups similar checks

 Shows only the primary check-in property table or violation message view and adds a grouping icon to the left of this check



### Visualize: Auto Formal - Observability Enabled Debug

Better debugging of observable violations with Visualize

- Double click an observable violation
- Boundary signals are added to the window



### **Leverage Formal to Optimize Lint Results**

For Lint checks which have a corresponding formal check

• If the formal property is violated, the corresponding lint violation is grouped with it and the formal violation is shown as the primary



| 2022.06FCS   |             |
|--------------|-------------|
| Lint/DFT Tag | Formal Tag  |
| ASG_MS_RPAD  | ASG_AR_OVFL |
| ASG_NR_POVF  | ASG_AR_OVFL |
| MOD_NR_SYXZ  | ASG_IS_XRCH |
| IDX_NR_ORNG  | ARY_IS_OOBI |
| IDX_NR_LBOU  | ARY_IS_OOBI |
| MOD_NR_SYXZ  | BUS_IS_FLOT |
| MOD_IS_CMBL  | MOD_IS_FCMB |
| SIG_IS_MDRV  | BUS_IS_CONT |
| CST_NR_MSBZ  | BUS_IS_FLOT |
| ASG MS RTRU  | ASG AR OVFL |



If the formal property is proven, the corresponding lint violation is automatically waived and shown with a
distinct icon in the waiver table





## **Summary**

### **Best-in-class 3rd-generation Smart Jasper**

- Formal is now a mainstream verification technology
- Formal is growing rapidly in the verification mix: complementary to simulation
- Industry's leading formal technology is Jasper from Cadence

### Formal Technology Leadership =

- more verification
- in less time
- on bigger designs
- with optimal compute resource (in-house or cloud)

# cadence®