# Management and Analysis of Physics Dataset (mod. A): Hardware accelerated FIR filter and application to an audio stream

Sebastiano Monti 2052399 Gabriele Brotolato 2019062

Mario Rossi 123456 Mario Rossi 123456

Thursday 20<sup>th</sup> January, 2022

## 1 Aim

In this project we show an implementation of a FIR filter on an ARTY A7 FPGA, using two different architectures. For this purpose, a Digilent stereo audio Pmod I2S2 module has been used, together with  $\rm I^2S$  protocol for communication with the FPGA board and an ADC/DAC ICs.

Produced modules have been tested using Python simulations, where we generated a wave form input, together with the expected output. In addition, hardware validation has been provided using real world audio samples, analyzed through an oscilloscope.

## 2 Implementation

The used modules are listed below and the block diagram shows the various connections.

- I<sup>2</sup>S/AXIS interface;
- AXIS FIFO;
- FIR filter;
- AXIS volume controller;

Fig.1.

In the next sections, we describe in details the structure of the main components.

#### 2.1 I<sup>2</sup>S to AXIS interface

The Digilent Pmod I2S2 features an audio A/D converter and a stereo D/A converter, each connected to one of two audio jacks. These circuits allow the FPGA to transmit and receive stereo audio signals via the  $I^2S$  protocol. In particular, input signals are translated to an AXI-Stream (encoded into the  $I^2S$  protocol) with the last flag used as a selector between left and right channel. The Pmod I2S2 supports 24 bit resolution per channel at input sample rates up to 108 kHz and output sample rates up to 200 kHz.

More on this module can be found on the Digilent website [1].



Figure 1: Diagram of top VHDL file.

### 2.2 FIR filter

We implement a finite impulse response (FIR) filter, which is a filter whose impulse response is of finite duration. This module is AXI-Stream compliant and input and output FIFO are added. We firstly provide a brief mathematical introduction. Given a sequence  $\{x_i\}_{i=1,\dots,N}$  of N input data samples, the output sequence of the filter is obtained by applying the following operation:

$$y[n] = b_0 x[n] + b_1 x[n-1] + \dots + b_{k-1} x[n-k+1]$$

$$= \sum_{i=0}^{k-1} b_i \cdot x[n-i]$$
(1)

which is a convolution operation, or more simply, a weighted moving average. The  $b_i$  in Eq. 1 are the coefficients that characterize the filter and its order. So, a k-th order filter is a filter that works with k coefficients.

In our work, we consider a 7-th order FIR filter. The values of the coefficients are computed through an online calculator, by setting a cutoff frequency of 4.8 kHz and a sample rate of 48 kHz. The frequency analysis for this filter setup is showed in Figure 3.

The values of the coefficients are (16 bits signed integer format):

 $b_0 = 1915$   $b_1 = 5389$   $b_2 = 8266$   $b_3 = 9979$   $b_4 = 8266$   $b_5 = 5389$   $b_6 = 1915$ 

#### 2.2.1 Latency architecture

This implementation is mainly focused to reduce the latency of the filter. To do so, a pipelined data flow has been employed. First of all, we implemented a shift register that stores the last seven inputs of the data stream, using a cascade of D flip-flops.

```
shift_req_p : process (clk) is
      begin
2
           if rising_edge(clk) then
3
                if (s_new_word = '1') then
4
                    if (s_select = 1) then
                                                -- right audio data
5
                         audio_data_shift_r(0) <= signed(s_axis_tdata(</pre>
6
      AUDIO_DATA_WIDTH-1 downto 0));
                         audio_data_shift_r(1) <= audio_data_shift_r(0);</pre>
                         audio_data_shift_r(2) <= audio_data_shift_r(1);</pre>
8
                         audio_data_shift_r(3) <= audio_data_shift_r(2);</pre>
9
                         audio_data_shift_r(4) <= audio_data_shift_r(3);</pre>
10
                         audio_data_shift_r(5) <= audio_data_shift_r(4);</pre>
11
                         audio_data_shift_r(6) <= audio_data_shift_r(5);</pre>
12
                    else
                              -- left audio data
13
                         audio_data_shift_l(0) <= signed(s_axis_tdata(</pre>
14
      AUDIO_DATA_WIDTH-1 downto 0));
                         audio_data_shift_l(1) <= audio_data_shift_l(0);</pre>
15
                         audio_data_shift_l(2) <= audio_data_shift_l(1);</pre>
                         audio_data_shift_l(3) <= audio_data_shift_l(2);</pre>
17
                         audio_data_shift_l(4) <= audio_data_shift_l(3);</pre>
18
                         audio_data_shift_l(5) <= audio_data_shift_l(4);</pre>
19
                         audio_data_shift_l(6) <= audio_data_shift_l(5);</pre>
20
                    end if;
21
                end if;
22
           end if;
23
24
      end process shift_reg_p;
```

When the data are stored, the multiplication can take place. Here the whole 7 samples are processed, and finally, on the following clock cycle, the addition is performed.

```
process (clk) is
  begin
2
     if rising_edge(clk) then
3
         if (s_new_packet_r(0) = '1') then -- multiplication
4
5
              mult_reg_l(0) \le audio_data_shift_l(0) * to_signed(coeff(0), 16);
6
              mult_req_l(1) <= audio_data_shift_l(1) * to_signed(coeff(1), 16);</pre>
              mult_req_l(2) <= audio_data_shift_l(2) * to_signed(coeff(2), 16);</pre>
8
              mult_req_l(3) <= audio_data_shift_l(3) * to_signed(coeff(3), 16);</pre>
9
              mult_reg_l(4) <= audio_data_shift_l(4) * to_signed(coeff(4), 16);</pre>
10
              mult_reg_l(5) <= audio_data_shift_l(5) * to_signed(coeff(5), 16);</pre>
11
              mult_reg_l(6) <= audio_data_shift_l(6) * to_signed(coeff(6), 16);</pre>
12
13
              mult_reg_r(0) \le audio_data_shift_r(0) * to_signed(coeff(0), 16);
14
              mult_reg_r(1) <= audio_data_shift_r(1) * to_signed(coeff(1), 16);</pre>
              mult_reg_r(2) \le audio_data_shift_r(2) * to_signed(coeff(2), 16);
16
              mult_reg_r(3) \le audio_data_shift_r(3) * to_signed(coeff(3), 16);
17
              mult_reg_r(4) <= audio_data_shift_r(4) * to_signed(coeff(4), 16);</pre>
18
              mult_reg_r(5) \le audio_data_shift_r(5) * to_signed(coeff(5), 16);
19
              mult_reg_r(6) \le audio_data_shift_r(6) * to_signed(coeff(6), 16);
20
21
           elsif (s_new_packet_r(1) = '1') then -- addition
22
               data(0) \le mult_reg_l(0) + mult_reg_l(1) + mult_reg_l(2)
23
   + mult_reg_l(3) + mult_reg_l(4) + mult_reg_l(5) + mult_reg_l(6);
24
               data(1) <= mult_reg_r(0) + mult_reg_r(1) + mult_reg_r(2)</pre>
25
   + mult_reg_r(3) + mult_reg_r(4) + mult_reg_r(5) + mult_reg_r(6);
26
27
           end if;
      end if;
28
  end process;
```

From the code above it is clear that in two clock cycles the data are processed, but the price in

resources is very high. In this particular case, 14 DSP blocks are used (the ARTY A/35T has got 90 DSPs).

#### 2.2.2 Multiplication and Accumulation (MAC) architecture

In this second architecture, the principle remains the same, but the accumulation is split in seven different steps. In our case, we used a FSM that multiplies and accumulates all the seven steps. In this way, only 2 DSPs are needed, at the cost of increased latency, in particular 7 clock cycles per data.

```
1 MAC_p : process (clk, rst) is
2
  begin
       if (rst = '1') then
3
           state <= idle;
4
           s_axis_tready_r <= '0';</pre>
           m_axis_tvalid_r <= '0';</pre>
6
                         (others => '0');
           res_l
                    <=
7
                         (others => '0');
                     <=
           res r
8
                     <= '0';
           sel
9
       elsif rising_edge(clk) then
10
           case state is
11
                when idle =>
12
                     s_axis_tready_r <= '1';
13
                     m_axis_tvalid_r <= '0';</pre>
14
                                   (others => '0');
                     res_l
                              <=
15
                                   (others => '0');
                              <=
                     res_r
16
                     if (s_axis_tvalid = '1') then
17
                         sel <= s_axis_tlast;</pre>
18
                         state <= mult_0;</pre>
19
                     end if;
20
                when mult_0 =>
21
                     s_axis_tready_r <= '0';</pre>
22
                     m_axis_tvalid_r <= '0';</pre>
23
                     if (sel = '1') then
24
                         res_r <= res_r + (audio_data_shift_r(0) * to_signed(coeff(0)
25
      , 16));
                     else
26
                         res_l <= res_l + (audio_data_shift_l(0) * to_signed(coeff(0)
27
      , 16));
                     end if;
28
                     state <= mult_1;</pre>
29
31
32
                when mult_6 =>
33
                     s_axis_tready_r <= '0';
34
                     if (sel = '1') then
35
                         res_r <= res_r + (audio_data_shift_r(6) * to_signed(coeff(6)
36
      , 16));
                     else
37
                         res_l <= res_l + (audio_data_shift_l(6) * to_signed(coeff(6)
38
      , 16));
                     end if;
39
                     if (m_axis_tready = '1') then
40
                         m_axis_tvalid_r <= '1';</pre>
41
                         state <= idle;
42
                     else
43
                         m_axis_tvalid_r <= '0';</pre>
44
                         state <= send_data;
45
                     end if;
46
                     state <= idle;
47
                when send_data =>
48
```

```
s_axis_tready_r <= '0';
49
                     if (m_axis_tready = '1') then
50
                          m_axis_tvalid_r <= '1';</pre>
                          state <= idle;
52
                      else
53
                          m_axis_tvalid_r <= '0';</pre>
54
                          state <= send_data;</pre>
56
            end case;
57
       end if;
58
  end process MAC_p;
```

#### 3 Module validation

#### 3.1 Testbench validation

At this point, the produced modules have been validated via simulation. In the testbench, the input array is read from a file and then sent to the FIR filter. Subsequently, the obtained results are firstly compared with a file containing the values calculated using Python and then written back to another file.

A snippet of the code is given below.

```
check_data_p : process (clk) is
2
3
                                        : text open write_mode is "output_file_fir.
      file test_vector
4
     txt";
      variable row
                                        : line;
5
6
  begin
8
9
      if(rising_edge(clk)) then
10
          if (m_axis_tvalid = '1' and m_axis_tlast = '0') then
11
              value1_fir_24_bit_out <= m_axis_tdata(23 downto 0);</pre>
12
              if (signed(m_axis_tdata(23 downto 0)) < signed(value1_down_out))then
13
                   report "Left output does not match, expected " & integer'image(
14
     to_integer(signed(value1_std_logic_24_bit_out)))
                   & " got " & integer'image(to_integer(signed(m_axis_tdata(23
15
     downto 0)))) severity warning;
                   err_cnt <= err_cnt + X"0001";
16
              elsif (signed(m_axis_tdata(23 downto 0)) > signed(value1_up_out))
     then
                   report "Left output does not match, expected " & integer'image(
18
     to_integer(signed(value1_std_logic_24_bit_out)))
                   & " got " & integer'image(to_integer(signed(m_axis_tdata(23)
19
     downto 0)))) severity warning;
                   err_cnt <= err_cnt + X"0001";
20
              end if;
21
          elsif (m_axis_tvalid = '1' and m_axis_tlast = '1') then
                                                                         , right, 15)
              write(row, to_integer(signed(value1_fir_24_bit_out))
23
              write(row, to_integer(signed(m_axis_tdata(23 downto 0))), right, 15)
              writeline(test_vector,row);
25
              value2_fir_24_bit_out <= m_axis_tdata(23 downto 0);</pre>
26
              if (signed(m_axis_tdata(23 downto 0)) < signed(value2_down_out))then
27
                   report "Right output does not match, expected " & integer'image(
28
     to_integer(signed(value2_std_logic_24_bit_out)))
```

```
& " got " & integer'image(to_integer(signed(m_axis_tdata(23
29
     downto 0)))) severity warning;
                   err_cnt <= err_cnt + X"0001";
30
               elsif (signed(m_axis_tdata(23 downto 0)) > signed(value2_up_out))
31
     then
                   report "Right output does not match, expected " & integer'image(
32
     to_integer(signed(value2_std_logic_24_bit_out)))
                   & " got " & integer'image(to_integer(signed(m_axis_tdata(23
33
     downto 0)))) severity warning;
                   err_cnt <= err_cnt + X"0001";
34
                   end if;
35
          end if;
36
      end if;
37
38
  end process;
```

Due to rounding methods, some output values of the VHDL simulation weren't coherent with the ones calculated using Python. For this reason a tolerance has been implemented (in this case a tolerance of 2 was selected).



Figure 2: FIR filter response with a generic sine waves.

#### 3.2 Real-world validation

The filter has been finally tested with real audio data samples. In particular, 31 different frequencies were sent to the FPGA and the output RMS values have been measured with an oscilloscope.

The output has been then rescaled computing the logarithm, in order to match the simulation data. The values in mV and dB are given in the table below.

From plot 4, it is clear that the filter responds as expected, but at higher frequencies the oscilloscope's resolution hides the real filter's behaviour.

#### 4 Conclusion

In this assignment we presented two different architectures of a FIR filter, implemented in FPGA hardware. We also exploited I<sup>2</sup>S protocol and modules provided by Digilent to exchange and sample the audio stream.



Figure 3: Frequency analysis of the FIR filter with the given configuration.



Figure 4: FIR filter response with different input sine wave frequencies

# References

- [1] Digilent website, https://digilent.com/reference/pmod/pmodi2s2/start? redirect=1
- [2] Github repository, https://github.com/Gabriele-bot/MAPD\_LAB/tree/main/FIR\_project