







**TMAG5273** SLYS045A - JUNE 2021 - REVISED SEPTEMBER 2021

# TMAG5273 Low-Power Linear 3D Hall-Effect Sensor With I<sup>2</sup>C Interface

### 1 Features

- · Configurable power modes including:
  - 2.3-mA active mode current
  - 1-µA wake-up and sleep mode current
  - 5-nA sleep mode current
- Selectable linear magnetic range at X, Y, or Z axis:
  - TMAG5273x1: ±40 mT. ±80 mT
  - TMAG5273x2: ±133 mT, ±266 mT
- Interrupt signal from user-defined magnetic and temperature threshold cross
- 5% (typical) sensitivity drift
- Integrated angle CORDIC calculation with gain and offset adjustment
- 20-kSPS single axis conversion rate
- Configurable averaging up to 32x for noise reduction
- Conversion trigger by I<sup>2</sup>C or dedicated INT pin
- Optimized I<sup>2</sup>C interface with cyclic redundancy check (CRC):
  - Maximum 1-MHz I<sup>2</sup>C clock speed
  - Special I<sup>2</sup>C frame reads for improved throughput
  - Factory-programmed and user-configurable I<sup>2</sup>C addresses
- Integrated temperature compensation for multiple magnet types
- Built-in temperature sensor
- 1.7-V to 3.6-V supply voltage V<sub>CC</sub> range
- Operating temperature range: -40°C to +125°C

### 2 Applications

- **Electricity meters**
- Electronic smart lock
- **Smart thermostat**
- Joystick & gaming controllers
- Drone payload control
- Door & window sensor
- Magnetic proximity sensor
- Mobile robot motor control
- E-bike



**Application Block Diagram** 

### 3 Description

The TMAG5273 is a low-power linear 3D Hall-effect sensor designed for a wide range of industrial and personal electronics applications. This device integrates three independent Hall-effect sensors in the X, Y, and Z axes. A precision analog signalchain along with an integrated 12-bit ADC digitizes the measured analog magnetic field values. The I<sup>2</sup>C interface, while supporting multiple operating V<sub>CC</sub> ranges, ensures seamless data communication with low-voltage microcontrollers. The device has an integrated temperature sensor available for multiple system functions, such as thermal budget check or temperature compensation calculation for a given magnetic field.

The TMAG5273 can be configured through the I<sup>2</sup>C interface to enable any combination of magnetic axes and temperature measurements. Additionally, the device can be configured to various power options (including wake-up and sleep mode) allowing designers to optimize system power consumption based on their system-level needs. Multiple sensor conversion schemes and I<sup>2</sup>C read frames help optimize throughput and accuracy. A dedicated INT pin can act as a system interrupt during low power wake-up and sleep mode, and can also be used by a microcontroller to trigger a new sensor conversion.

An integrated angle calculation engine (CORDIC) provides full 360° angular position information for both on-axis and off-axis angle measurement topologies. The angle calculation is performed using two user-selected magnetic axes. The device features magnetic gain and offset correction to mitigate the impact of system mechanical error sources.

The TMAG5273 is offered in four different factoryprogrammed I<sup>2</sup>C addresses. The device also supports additional I<sup>2</sup>C addresses through the modification of a user-configurable I<sup>2</sup>C address register. Each orderable part can be configured to select one of two magnetic field ranges that suits the magnet strength and component placement during system calibration.

The device performs consistently across a wide ambient temperature range of -40°C to +125°C.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE | BODY SIZE (NOM)   |
|-------------|---------|-------------------|
| TMAG5273    | DBV (6) | 2.90 mm × 1.60 mm |

For all available packages, see the package option addendum at the end of the data sheet.



# **Table of Contents**

| 1 Features1                                     | 7.3 Feature Description                              | .10  |
|-------------------------------------------------|------------------------------------------------------|------|
| 2 Applications1                                 | 7.4 Device Functional Modes                          | .15  |
| 3 Description1                                  | 7.5 Programming                                      | 17   |
| 4 Revision History2                             | 7.6 Register Map                                     | .25  |
| 5 Pin Configuration and Functions3              | 8 Application and Implementation                     | .36  |
| 6 Specifications4                               | 8.1 Application Information                          | 36   |
| 6.1 Absolute Maximum Ratings4                   | 8.2 Typical Application                              | 40   |
| 6.2 ESD Ratings 4                               | 8.3 What to Do and What Not to Do                    | 47   |
| 6.3 Recommended Operating Conditions4           | 9 Power Supply Recommendations                       | .48  |
| 6.4 Thermal Information4                        | 10 Layout                                            | .48  |
| 6.5 Electrical Characteristics5                 | 10.1 Layout Guidelines                               | .48  |
| 6.6 Temperature Sensor6                         | 10.2 Layout Example                                  | .48  |
| 6.7 Magnetic Characteristics For A16            | 11 Device and Documentation Support                  | .49  |
| 6.8 Magnetic Characteristics For A27            | 11.1 Documentation Support                           | 49   |
| 6.9 Magnetic Temp Compensation Characteristics8 | 11.2 Receiving Notification of Documentation Updates | . 49 |
| 6.10 I2C Interface Timing8                      | 11.3 Support Resources                               | 49   |
| 6.11 Power up & Conversion Time8                | 11.4 Trademarks                                      | 49   |
| 6.12 Typical Characteristics9                   | 11.5 Electrostatic Discharge Caution                 | . 49 |
| 7 Detailed Description10                        | 11.6 Glossary                                        | . 49 |
| 7.1 Overview10                                  | 12 Mechanical, Packaging, and Orderable              |      |
| 7.2 Functional Block Diagram10                  | Information                                          | 49   |
|                                                 |                                                      |      |

# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Changes from Revision * (June 2021) to Revision A (September 2021)     | Page |
|---|------------------------------------------------------------------------|------|
| • | Changed data sheet status from Advanced Information to Production Data | 1    |



# **5 Pin Configuration and Functions**



Figure 5-1. DBV Package, 6-Pin SOT-23 (Top View)

# **Table 5-1. Pin Functions**

|            | PIN | TYPE         | DESCRIPTION                                                                       |  |  |
|------------|-----|--------------|-----------------------------------------------------------------------------------|--|--|
| NAME       | NO. | ITPE         | DESCRIPTION                                                                       |  |  |
| SCL        | 1   | Ю            | Serial clock.                                                                     |  |  |
| GND        | 2   | Ground       | Ground reference.                                                                 |  |  |
| GND (TEST) | 3   | Input        | TI Test Pin. Connect to ground in application.                                    |  |  |
| VCC        | 4   | Power supply | Power supply.                                                                     |  |  |
| ĪNT        | 5   | Ю            | Interrupt input/ output. If not used and connected to ground, set MASK_INTB = 1b. |  |  |
| SDA        | 6   | Ю            | Serial data.                                                                      |  |  |



# **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                              | MIN  | MAX       | UNIT |
|------------------|------------------------------|------|-----------|------|
| V <sub>CC</sub>  | Main supply voltage          | -0.3 | 4         | V    |
| I <sub>OUT</sub> | Output current, SDA, INT     | 0    | 10        | mA   |
| V <sub>OUT</sub> | Output voltage, SDA, INT     | -0.3 | 7         | V    |
| V <sub>IN</sub>  | Input voltage, SCL, SDA, INT | -0.3 | 7         | V    |
| B <sub>MAX</sub> | Magnetic flux density        |      | Unlimited | Т    |
| TJ               | Junction temperature         | -40  | 150       | °C   |
| T <sub>stg</sub> | Storage temperature          | -65  | 170       | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted) over recommended  $V_{CC}$  range (unless otherwise noted)

|                                |                                   | MIN | NOM MAX | UNIT            |
|--------------------------------|-----------------------------------|-----|---------|-----------------|
| V <sub>CC</sub>                | Main supply voltage               | 1.7 | 3.6     | V               |
| V <sub>OUT</sub>               | Output voltage, SDA, INT          | 0   | 5.5     | V               |
| I <sub>OUT</sub>               | Output current, SDA, INT          |     | 2       | mA              |
| V <sub>IH</sub>                | Input HIGH voltage, SCL, SDA, ĪNT | 0.7 |         | V <sub>CC</sub> |
| V <sub>IL</sub>                | Input LOW voltage, SCL, SDA, INT  |     | 0.3     | V <sub>CC</sub> |
| $\Delta V_{CC}/\Delta t^{(1)}$ | Supply voltage ramp rate          | 3   |         | V/ms            |
| T <sub>A</sub>                 | Operating free air temperature    | -40 | 125     | °C              |

<sup>(1)</sup> If the VCC ramp rate is slower than the recommended supply voltage ramp rate, run a wake-up and sleep cycle after power-up or power-up reset to avoid I2C address glitch during sleep mode. This action is not required while operating in stand-by or continuous modes.

### 6.4 Thermal Information

|                       |                                            | TMAG5273     |      |
|-----------------------|--------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | DBV (SOT-23) | UNIT |
|                       |                                            | 6 PINS       |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance     | 162          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance  | 81.6         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 50.1         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter | 30.7         | °C/W |

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

|                   |                                              | TMAG5273     |      |
|-------------------|----------------------------------------------|--------------|------|
| THERMAL METRIC(1) |                                              | DBV (SOT-23) | UNIT |
|                   |                                              | 6 PINS       |      |
| $\Psi_{JB}$       | Junction-to-board characterization parameter | 49.8         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

over recommended V<sub>CC</sub> range (unless otherwise noted)

|                            | PARAMETER                                     | TEST CONDITIONS                                                                            | MIN | TYP  | MAX  | UNIT |
|----------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------|-----|------|------|------|
| SDA, ĪNT                   |                                               |                                                                                            |     |      |      |      |
| V <sub>OL</sub>            | Output LOW voltage, SDA, INT pin              | I <sub>OUT</sub> = 2mA                                                                     | 0   |      | 0.4  | V    |
| l <sub>oz</sub>            | Output leakage current, SDA, INT pin          | Output disabled, V <sub>OZ</sub> = 5.5V                                                    |     |      | ±100 | nA   |
| t <sub>FALL_ĪNT</sub>      | ĪNT output fall time                          | R <sub>PU</sub> =10KΩ, C <sub>L</sub> =20pF, V <sub>PU</sub> =1.65V to 5.5V                |     | 6    |      | ns   |
| t <sub>INT (ĪNT)</sub>     | INT Interrupt time duration during pulse mode | INT_MODE =001b or 010b                                                                     |     | 10   |      | μs   |
| t <sub>INT (SCL)</sub>     | SCL Interrupt time duration                   | INT_MODE =011b or 100b                                                                     |     | 10   |      | μs   |
| DC POWER SEC               | CTION                                         |                                                                                            |     |      |      |      |
| VCC <sub>UV</sub> (1)      | Under voltage threshold at V <sub>CC</sub>    | V <sub>CC</sub> = 2.3V to 3.6V                                                             | 1.9 | 2.0  | 2.2  | V    |
| I <sub>ACTIVE</sub>        | Active mode current                           | X, Y, Z, or thermal sensor active conversion, LP_LN =0b                                    |     | 2.3  |      | mA   |
| I <sub>ACTIVE</sub>        | Active mode current                           | X, Y, Z, or thermal sensor active conversion, LP_LN =1b                                    |     | 3.0  |      | mA   |
| I <sub>STANDBY</sub>       | Stand-by mode current                         | Device in trigger mode, no conversion started                                              |     | 0.45 |      | mA   |
| I <sub>SLEEP</sub>         | Sleep mode current                            |                                                                                            |     | 5    |      | nA   |
| AVERAGE POW                | ER DURING WAKE-UP AND SLEEP (W                | SS) MODE                                                                                   |     |      |      |      |
| I <sub>CC_DCM_1000_1</sub> | W&S mode current consumption                  | Wake-up interval 1-ms, magnetic 1-ch conversion, LP_LN =0b, V <sub>CC</sub> =3.3V          |     | 160  |      | μΑ   |
| I <sub>CC_DCM_1000_1</sub> | W&S mode current consumption                  | Wake-up interval 1-ms, magnetic 1-ch conversion, LP_LN =0b, V <sub>CC</sub> =1.8V          |     | 156  |      | μΑ   |
| I <sub>CC_DCM_1000_4</sub> | W&S mode current consumption                  | Wake-up interval 1-ms, 4-ch conversion, LP_LN =0b, V <sub>CC</sub> =3.3V                   |     | 240  |      | μΑ   |
| I <sub>CC_DCM_1000_4</sub> | W&S mode current consumption                  | Wake-up interval 1-ms, 4-ch conversion, LP_LN =0b, V <sub>CC</sub> =1.8V                   |     | 233  |      | μΑ   |
| I <sub>CC_DCM_0p2_1</sub>  | W&S mode current consumption                  | Wake-up interval 5000-ms,<br>magnetic 1-ch conversion, LP_LN =0b,<br>V <sub>CC</sub> =3.3V |     | 1.21 |      | μA   |
| ICC_DCM_0p2_1              | W&S mode current consumption                  | Wake-up interval 5000-ms,<br>magnetic 1-ch conversion, LP_LN =0b,<br>V <sub>CC</sub> =1.8V |     | 1.00 |      | μA   |
| I <sub>CC_DCM_0p2_4</sub>  | W&S mode current consumption                  | Wake-up interval 5000-ms, 4-ch conversion, LP_LN =0b, V <sub>CC</sub> =3.3V                |     | 1.22 |      | μΑ   |
| I <sub>CC_DCM_0p2_4</sub>  | W&S mode current consumption                  | Wake-up interval 5000-ms, 4-ch conversion, LP_LN =0b, V <sub>CC</sub> =1.8V                |     | 1.02 |      | μΑ   |

<sup>(1)</sup> The DIAG\_STATUS and VCC\_UV\_ER bits are not valid for  $V_{CC}$  < 2.3V



### **6.6 Temperature Sensor**

over operating free-air temperature range (unless otherwise noted)

over recommended V<sub>CC</sub> range (unless otherwise noted)

|                         | PARAMETER                                                                         | TEST CONDITIONS | MIN | TYP   | MAX                | UNIT   |
|-------------------------|-----------------------------------------------------------------------------------|-----------------|-----|-------|--------------------|--------|
| T <sub>SENS_RANGE</sub> | Temperature sensing range                                                         |                 | -40 |       | 170 <sup>(1)</sup> | °C     |
| T <sub>ADC_T0</sub>     | Temperature result in decimal value (from 16-bit format) for T <sub>SENS_T0</sub> |                 |     | 17508 |                    |        |
| T <sub>SENS_T0</sub>    | Reference temperature for T <sub>ADC_T0</sub>                                     |                 |     | 25    |                    | °C     |
| T <sub>ADC_RES</sub>    | Temp sensing resolution (in 16-bit format)                                        |                 |     | 60.1  |                    | LSB/°C |
| NRMS_T                  | RMS (1 Sigma) temperature noise                                                   | CONV_AVG = 000b |     | 0.4   |                    | °C     |
| NRMS_T                  | RMS (1 Sigma) temperature noise                                                   | CONV_AVG = 101b |     | 0.2   |                    | °C     |

<sup>(1)</sup> TI recommends not to exceed the specified operating free air temperature per the Recommended Operating Conditions table

# 6.7 Magnetic Characteristics For A1

over operating free-air temperature range (unless otherwise noted)

|                               | PARAMETER                                   | TEST CONDITIONS                    | MIN TYP | MAX    | UNIT   |
|-------------------------------|---------------------------------------------|------------------------------------|---------|--------|--------|
| B <sub>IN_A1_X_Y</sub>        | Linear magnetic range                       | X_Y_RANGE =0b                      | ±40     |        | mT     |
| B <sub>IN_A1_X_Y</sub>        | Linear magnetic range                       | X_Y_RANGE =1b                      | ±80     |        | mT     |
| B <sub>IN_A1_Z</sub>          | Linear magnetic range                       | Z_RANGE =0b                        | ±40     |        | mT     |
| B <sub>IN_A1_Z</sub>          | Linear magnetic range                       | Z_RANGE =1b                        | ±80     |        | mT     |
| SENS <sub>40_A1</sub>         | Sensitivity, X, Y, or Z axis                | ±40 mT range                       | 820     |        | LSB/mT |
| SENS <sub>80_A1</sub>         | Sensitivity, X, Y, or Z axis                | ±80 mT range                       | 410     |        | LSB/mT |
| SENS <sub>ER_PC_25C_A1</sub>  | Sensitivity error, X, Y, Z axis             | TA =25C                            | ±5.0%   | ±20.0% |        |
| SENS <sub>ER_PC_TEMP_A1</sub> | Sensitivity drift from 25C, X, Y, Z axis    |                                    | ±5.0%   |        |        |
| SENS <sub>LER_XY_A1</sub>     | Sensitivity Linearity Error, X, Y-axis      | TA =25C                            | ±0.10%  |        |        |
| SENS <sub>LER_Z_A1</sub>      | Sensitivity Linearity Error, Z axis         | TA =25C                            | ±0.10%  |        |        |
| SENS <sub>MS_XY_A1</sub>      | Sensitivity mismatch among X-Y axes         | TA =25C                            | ±0.50%  |        |        |
| SENS <sub>MS_Z_A1</sub>       | Sensitivity mismatch among Y-Z, or X-Z axes | TA =25C                            | ±1.0%   |        |        |
| SENS <sub>MS_DR_XY_A1</sub>   | Sensitivity mismatch drift X-Y axes         |                                    | ±5%     |        |        |
| SENS <sub>MS_DR_Z_A1</sub>    | Sensitivity mismatch drift Y-Z, or X-Z axes |                                    | ±15%    |        |        |
| B <sub>off_A1</sub>           | Offset                                      | TA =25C                            | ±300    | ±1000  | μΤ     |
| B <sub>off_TC_A1</sub>        | Offset drift                                |                                    | ±3.0    | ±10.0  | μT/°C  |
| N <sub>RMS_XY_00_000_A1</sub> | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =0b, CONV_AVG = 000, TA =25C | 125     |        | μΤ     |
| N <sub>RMS_XY_01_000_A1</sub> | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =1b, CONV_AVG = 000, TA =25C | 110     |        | μΤ     |
| N <sub>RMS_XY_00_101_A1</sub> | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =0b, CONV_AVG = 101, TA =25C | 22      |        | μΤ     |
| N <sub>RMS_XY_01_101_A1</sub> | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =1b, CONV_AVG = 101, TA =25C | 22      |        | μΤ     |
| N <sub>RMS_Z_00_000_A1</sub>  | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =0b, CONV_AVG = 000, TA =25C | 68      |        | μΤ     |
| N <sub>RMS_Z_01_000_A1</sub>  | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =1b, CONV_AVG = 000, TA =25C | 66      |        | μΤ     |
| N <sub>RMS_Z_00_101_A1</sub>  | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =0b, CONV_AVG = 101, TA =25C | 11      |        | μΤ     |
| N <sub>RMS_Z_01_101_A1</sub>  | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =1b, CONV_AVG = 101, TA =25C | 9       |        | μΤ     |

over operating free-air temperature range (unless otherwise noted)

| PARAMETER                                                                  |                                             | TEST CONDITIONS         | MIN TY | P MAX | UNIT   |
|----------------------------------------------------------------------------|---------------------------------------------|-------------------------|--------|-------|--------|
| A <sub>ERR_Y_Z_101_A1_25</sub>                                             | Y-Z Angle error in full 360 degree rotation | CONV_AVG = 101, TA =25C | ±1     | .0    | Degree |
| A <sub>ERR_X_Z_101_A1_25</sub> X-Z Angle error in full 360 degree rotation |                                             | CONV_AVG = 101, TA =25C | ±1     | .0    | Degree |
| A <sub>ERR_X_Y_101_A1_25</sub>                                             | X-Y Angle error in full 360 degree rotation | CONV_AVG = 101, TA =25C | ±0     | .5    | Degree |

# 6.8 Magnetic Characteristics For A2

over operating free-air temperature range (unless otherwise noted)

|                                                                        | PARAMETER                                   | TEST CONDITIONS                    | MIN TYP       | MAX    | UNIT   |
|------------------------------------------------------------------------|---------------------------------------------|------------------------------------|---------------|--------|--------|
| B <sub>IN_A2_X_Y</sub>                                                 | Linear magnetic range                       | X_Y_RANGE =0b                      | ±133          |        | mT     |
| B <sub>IN_A2_X_Y</sub>                                                 | Linear magnetic range                       | X_Y_RANGE =1b                      | ±266          |        | mT     |
| B <sub>IN_A2_Z</sub>                                                   |                                             |                                    | ±133          |        | mT     |
| B <sub>IN_A2_Z</sub>                                                   | Linear magnetic range                       | Z_RANGE =1b                        | ±266          |        | mT     |
| SENS <sub>133_A2</sub>                                                 | Sensitivity, X, Y, or Z axis                | ±133 mT range                      | 250           |        | LSB/mT |
| SENS <sub>266_A2</sub>                                                 | Sensitivity, X, Y, or Z axis                | ±266 mT range                      | 125           |        | LSB/mT |
| SENS <sub>ER_PC_25C_A2</sub>                                           | Sensitivity error, X, Y, Z axis             | TA = 25C                           | ±5.0%         | ±20.0% |        |
| SENS <sub>ER_PC_TEMP_A2</sub>                                          | Sensitivity drift from 25C, X, Y, Z axis    |                                    | ±5.0%         |        |        |
| SENS <sub>LER_XY_A2</sub>                                              | Sensitivity Linearity Error, X, Y-axis      | TA =25C                            | ±0.10%        |        |        |
| SENS <sub>LER_Z_A2</sub>                                               | Sensitivity Linearity Error, Z axis         | TA =25C                            | ±0.10%        |        |        |
| SENS <sub>MS_XY_A2</sub>                                               | Sensitivity mismatch among X-Y axes         | TA =25C                            | ±0.50%        |        |        |
| Sensitivity mismatch among V-7, or X-                                  |                                             | TA =25C                            | ±1.0%         |        |        |
| SENS <sub>MS_DR_XY_A2</sub> Sensitivity mismatch drift X-Y axes        |                                             |                                    | ±5%           |        |        |
| SENS <sub>MS_DR_Z_A2</sub> Sensitivity mismatch drift Y-Z, or X-Z axes |                                             |                                    | ±15%          |        |        |
| B <sub>off_A2</sub>                                                    | Offset                                      | TA =25C                            | ±300          | ±1000  | μΤ     |
| B <sub>off_TC_A2</sub>                                                 | Offset drift                                |                                    | ±3.0          | ±10    | μT/°C  |
| N <sub>RMS_XY_00_000_A2</sub>                                          | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =0b, CONV_AVG = 000, TA =25C | DNV_AVG = 147 |        | μΤ     |
| N <sub>RMS_XY_01_000_A2</sub>                                          | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =1b, CONV_AVG = 000, TA =25C |               |        | μΤ     |
| N <sub>RMS_XY_01_101_A2</sub>                                          | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =0b, CONV_AVG = 101, TA =25C | 24            |        | μΤ     |
| N <sub>RMS_XY_10_101_A2</sub>                                          | RMS (1 Sigma) magnetic noise (X or Y-axis)  | LP_LN =1b, CONV_AVG = 101, TA =25C | 24            |        | μΤ     |
| N <sub>RMS_Z_00_000_A2</sub>                                           | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =0b, CONV_AVG = 000, TA =25C | 89            |        | μΤ     |
| N <sub>RMS_Z_10_000_A2</sub>                                           | RMS (1 Sigma) magnetic noise (Z axis)       | LP_LN =1b, CONV_AVG = 000, TA =25C | 88            |        | μΤ     |
| N <sub>RMS_Z_00_101_A2</sub> RMS (1 Sigma) magnetic noise (Z axis)     |                                             | LP_LN =0b, CONV_AVG = 101, TA =25C | 15            |        | μΤ     |
| N <sub>RMS_Z_10_101_A2</sub> RMS (1 Sigma) magnetic noise (Z axis)     |                                             | LP_LN =1b, CONV_AVG = 101, TA =25C | 15            |        | μT     |
| A <sub>ERR_Y_Z_101_A2</sub>                                            | Y-Z Angle error in full 360 degree rotation | CONV_AVG = 101, TA =25C            | ±1.0          |        | Degree |
| A <sub>ERR_X_Z_101_A2</sub>                                            | X-7 Angle error in full 360 degree          |                                    | ±1.0          |        | Degree |



over operating free-air temperature range (unless otherwise noted)

| P.                          | PARAMETER                                   |                         | MIN | TYP   | MAX | UNIT   |
|-----------------------------|---------------------------------------------|-------------------------|-----|-------|-----|--------|
| A <sub>ERR_X_Y_101_A2</sub> | X-Y Angle error in full 360 degree rotation | CONV_AVG = 101, TA =25C |     | ±0.50 |     | Degree |

# **6.9 Magnetic Temp Compensation Characteristics**

over operating free-air temperature range (unless otherwise noted)

|       | PARAMETER                               | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|-------|-----------------------------------------|-----------------|-----|------|-----|------|
| TC_00 | Temperature compensation (X, Y, Z-axes) | MAG_TEMPCO =00b |     | 0    |     | %/°C |
| TC_12 | Temperature compensation (X, Y, Z-axes) | MAG_TEMPCO =01b |     | 0.12 |     | %/°C |
| TC_20 | Temperature compensation (X, Y, Z-axes) | MAG_TEMPCO =11b |     | 0.2  |     | %/°C |

# 6.10 I2C Interface Timing

over operating free-air temperature range (unless otherwise noted)

|                          | PARAMETER                                      | TEST CONDITIONS                                | MIN  | TYP | MAX  | UNIT |
|--------------------------|------------------------------------------------|------------------------------------------------|------|-----|------|------|
| I2C Interface            | Fast Mode Plus (V <sub>CC</sub> =2.3V to 3.6V) |                                                |      | ·   |      |      |
| f <sub>I2C_fmp</sub>     | I2C clock (SCL) frequency                      | LOAD = 50 pF, V <sub>CC</sub><br>=2.3V to 3.6V |      |     | 1000 | KHz  |
| t <sub>whigh_fmp</sub>   | High time: SCL logic high time duration        |                                                | 350  |     |      | ns   |
| t <sub>wlo_wfmp</sub>    | Low time: SCL logic low time duration          |                                                | 500  |     |      | ns   |
| t <sub>su_cs_fmp</sub>   | SDA data setup time                            |                                                | 50   |     |      | ns   |
| t <sub>h_cs_fmp</sub>    | SDA data hold time                             |                                                | 120  |     |      | ns   |
| t <sub>icr_fmp</sub>     | SDA, SCL input rise time                       |                                                |      |     | 120  | ns   |
| t <sub>icf_fmp</sub>     | SDA, SCL input fall time                       |                                                |      |     | 55   | ns   |
| t <sub>h_ST_fmp</sub>    | Start condition hold time                      |                                                | 0.1  |     |      | μs   |
| t <sub>su_SR_fmp</sub>   | Repeated start condition setup time            |                                                | 0.1  |     |      | μs   |
| t <sub>su_SP_fmp</sub>   | Stop condition setup time                      |                                                | 0.1  |     |      | μs   |
| t <sub>w_SP_SR_fmp</sub> | Bus free time between stop and start condition |                                                | 0.2  |     |      | μs   |
| I2C Interface            | Fast Mode (V <sub>CC</sub> =1.7V to 3.6V)      | 1                                              |      |     |      |      |
| f <sub>I2C</sub>         | I2C clock (SCL) frequency                      | LOAD = 50 pF, V <sub>CC</sub><br>=1.7V to 3.6V |      |     | 400  | KHz  |
| t <sub>whigh</sub>       | High time: SCL logic high time duration        |                                                | 600  |     |      | ns   |
| t <sub>wlow</sub>        | Low time: SCL logic low time duration          |                                                | 1300 |     |      | ns   |
| t <sub>su_cs</sub>       | SDA data setup time                            |                                                | 100  |     |      | ns   |
| t <sub>h_cs</sub>        | SDA data hold time                             |                                                | 0    |     |      | ns   |
| t <sub>icr</sub>         | SDA, SCL input rise time                       |                                                |      |     | 300  | ns   |
| t <sub>icf</sub>         | SDA, SCL input fall time                       |                                                |      | į   | 300  | ns   |
| t <sub>h_ST</sub>        | Start condition hold time                      |                                                | 0.3  |     |      | μs   |
| t <sub>su_SR</sub>       | Repeated start condition setup time            |                                                | 0.3  |     |      | μs   |
| t <sub>su_SP</sub>       | Stop condition setup time                      |                                                | 0.3  |     |      | μs   |
| t <sub>w_SP_SR</sub>     | Bus free time between stop and start condition |                                                | 0.6  |     |      | μs   |

# 6.11 Power up & Conversion Time

over operating free-air temperature range (unless otherwise noted)

|                             | PARAMETER                                                                        | TEST CONDITIONS | MIN TYP | MAX | UNIT |
|-----------------------------|----------------------------------------------------------------------------------|-----------------|---------|-----|------|
| t <sub>start_power_up</sub> | Time to go to stand-by mode after $V_{CC}$ supply voltage crossing $V_{CC\_MIN}$ |                 | 270     |     | μs   |
| t <sub>start_sleep</sub>    | Time to go to stand-by mode from sleep mode <sup>(1)</sup>                       |                 | 50      |     | μs   |

#### www.ti.com

over operating free-air temperature range (unless otherwise noted)

|                            | PARAMETER                                                  | TEST CONDITIONS                                                      | MIN | TYP | MAX | UNIT |
|----------------------------|------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>start_measure</sub> | Time to go into continuous measure mode from stand-by mode |                                                                      |     | 70  |     | μs   |
| t <sub>measure</sub>       | Conversion time <sup>(2)</sup>                             | CONV_AVG = 000b,<br>OPERATING_MODE =10b,<br>only one channel enabled |     | 50  |     | μs   |
| t <sub>measure</sub>       | Conversion time <sup>(3)</sup>                             | CONV_AVG = 101b,<br>OPERATING_MODE =10b,<br>only one channel enabled |     | 825 |     | μs   |
| t <sub>go_sleep</sub>      | Time to go into sleep mode after SCL goes high             |                                                                      |     | 20  |     | μs   |

- The device will recognize the I2C communication from a primary only during stand-by or continuous measure modes. While the device is in sleep mode, a valid secondary address will wake up the device but no acknowledge will be sent to the primary. Start up time must be considered before addressing the device after wake up.
- Add 25µs for each additional magnetic channel enabled for conversion with CONV\_AVG = 000b. When CONV\_AVG = 000b, the conversion time doesn't change with the T CH EN bit setting.
- For conversion with CONV\_AVG =101b, each channel data is collected 32 times. If an additional channel is enabled with CONV\_AVG =101b, add  $32\times25\mu s$  =  $800\mu s$  to the  $t_{measure}$  to calculate the conversion time for two channels.

# **6.12 Typical Characteristics**

at  $T_A = 25^{\circ}C$  typical (unless otherwise noted)





### 7 Detailed Description

### 7.1 Overview

The TMAG5273 IC is based on the Hall-effect technology and precision mixed signal circuitry from Texas Instruments. The output signals (raw X, Y, Z magnetic data and temperature data) are accessible through the I<sup>2</sup>C interface.

The IC consists of the following functional and building blocks:

- The Power Management & Oscillator block contains a low-power oscillator, biasing circuitry, undervoltage detection circuitry, and a fast oscillator.
- The sensing and temperature measurement block contains the Hall biasing, Hall sensors with multiplexers, noise filters, integrator circuit, temperature sensor, and the ADC. The Hall-effect sensor data and temperature data are multiplexed through the same ADC.
- The Interface block contains the I<sup>2</sup>C control circuitry, ESD protection circuits, and all the I/O circuits. The TMAG5273 supports multiple I<sup>2</sup>C read frames along with integrated cyclic redundancy check (CRC).

### 7.2 Functional Block Diagram



### 7.3 Feature Description

### 7.3.1 Magnetic Flux Direction

As shown in Figure 7-1, the TMAG5273 will generate positive ADC codes in response to a magnetic north pole in the proximity. Similarly, the TMAG5273 will generate negative ADC codes if magnetic south poles approach from the same directions.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated





Figure 7-1. Direction of Sensitivity

#### 7.3.2 Sensor Location

Figure 7-2 shows the location of X, Y, Z hall elements inside the TMAG5273.



Figure 7-2. Location of X, Y, Z Hall Elements

# 7.3.3 Interrupt Function

The TMAG5273 supports flexible and configurable interrupt functions through either the  $\overline{\text{INT}}$  or the SCL pin. Table 7-1 shows different conversion completion events where result registers and SET\_COUNT bits update, and where they do not.



| Table 1-1. Result Register & GET GOOMT Opdate After Conversion Completion | Table 7-1. Result Register & SET_ | <b>COUNT Update After</b> | r Conversion Completion |
|---------------------------------------------------------------------------|-----------------------------------|---------------------------|-------------------------|
|---------------------------------------------------------------------------|-----------------------------------|---------------------------|-------------------------|

| INT MODE | MODE                                                             | I <sup>2</sup> C BUS BUSY, I<br>TO DEVICE | NOT TALKING       | I <sup>2</sup> C BUS BUSY & DEVICE | & TALKING TO      | I <sup>2</sup> C BUS NOT B | USY               |
|----------|------------------------------------------------------------------|-------------------------------------------|-------------------|------------------------------------|-------------------|----------------------------|-------------------|
| INT_MODE | DESCRIPTION                                                      | RESULT<br>UPDATE?                         | SET_COUNT UPDATE? | RESULT<br>UPDATE?                  | SET_COUNT UPDATE? | RESULT<br>UPDATE?          | SET_COUNT UPDATE? |
| 000b     | No interrupt                                                     | Yes                                       | Yes               | No                                 | No                | Yes                        | Yes               |
| 001b     | Interrupt<br>through INT                                         | Yes                                       | Yes               | No                                 | No                | Yes                        | Yes               |
| 010b     | Interrupt<br>through INT<br>except when<br>I <sup>2</sup> C busy | Yes                                       | Yes               | No                                 | No                | Yes                        | Yes               |
| 011b     | Interrupt<br>through SCL                                         | Yes                                       | Yes               | No                                 | No                | Yes                        | Yes               |
| 100b     | Interrupt<br>through SCL<br>except when<br>I <sup>2</sup> C busy | No                                        | No                | No                                 | No                | Yes                        | Yes               |

#### Note

TI does not recommend sharing the same  $I^2C$  bus with multiple secondary devices when using the SCL pin for interrupt function. The SCL interrupt may corrupt transactions with other secondary devices if present in the same  $I^2C$  bus.

### **Interrupt Through SCL**

Figure 7-3 shows an example for interrupt function through the SCL pin with the device programmed to wake up and sleep mode for threshold cross at a predefined intervals. The wake-up intervals can be set through the SLEEPTIME bits. Once the magnetic threshold cross is detected, the device asserts a fixed width interrupt signal through the SCL pin, and goes back to stand-by mode.



Figure 7-3. Interrupt Through SCL

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### Fixed Width Interrupt Through INT

Figure 7-4 shows an example for fixed-width interrupt function through the  $\overline{\text{INT}}$  pin. The device is programmed to be in wake-up and sleep mode to detect a magnetic threshold. The  $\overline{\text{INT}}$ \_STATE register bit is set 1b. Once the magnetic threshold cross is detected, the device asserts a fixed width interrupt signal through the  $\overline{\text{INT}}$  pin, and goes back to stand-by mode.



Figure 7-4. Fixed Width Interrupt Through INT

### Latched Interrupt Through INT

Figure 7-5 shows an example for latched interrupt function through the  $\overline{\text{INT}}$  pin. The device is programmed to be in wake-up and sleep mode to detect a magnetic threshold. The INT\_STATE register bit is set 0b. Once the magnetic threshold cross is detected, the device asserts a latched interrupt signal through the  $\overline{\text{INT}}$  pin, and goes back to stand-by mode. The interrupt latch is cleared only after the device receives a valid address through the SCL line.





Figure 7-5. Latched Interrupt Through INT

### 7.3.4 Device I<sup>2</sup>C Address

Table 7-2 shows the default factory programmed I<sup>2</sup>C addresses of the TMAG5273. The device needs to be addressed with the factory default I<sup>2</sup>C address after power up. If required, a primary can assign a new I<sup>2</sup>C address through the I2C\_ADDRESS register bits after power up.

I<sup>2</sup>C READ ADDRESS (8-**MAGNETIC** I<sup>2</sup>C ADDRESS (7 MSB BITS) | I<sup>2</sup>C WRITE ADDRESS (8-BIT) **DEVICE VERSION RANGE** BIT) TMAG5273A1 35h 6Ah 6Bh TMAG5273B1 22h 44h 45h ±40 mT, ±80 mT TMAG5273C1 78h F0h F1h TMAG5273D1 44h 88h 89h TMAG5273A2 35h 6Ah 6Bh TMAG5273B2 22h 44h 45h ±133 mT, ±266 mT TMAG5273C2 78h F0h F1h TMAG5273D2 44h 88h 89h

Table 7-2. I<sup>2</sup>C Default Address

### 7.3.5 Magnetic Range Selection

Table 7-3 shows the magnetic range selection for the TMAG5273 device. The X, Y, and Z axes range can be selected with the X\_Y\_RANGE and Z\_RANGE register bits.

**Table 7-3. Magnetic Range Selection** 

| RANGE REGISTER SETTING |                | TMAG5273A1 | TMAG5273A2 | COMMENT                |
|------------------------|----------------|------------|------------|------------------------|
| X. Y Axis Field        | X_Y_RANGE = 0b | ±40-mT     | ±133-mT    |                        |
| A, I Axis Field        | X_Y_RANGE = 1b | ±80-mT     | ±266-mT    | Better SNR performance |
| Z Axis Field           | Z_RANGE = 0b   | ±40-mT     | ±133-mT    |                        |
| Z AXIS FIEIU           | Z_RANGE = 1b   | ±80-mT     | ±266-mT    | Better SNR performance |

### 7.3.6 Update Rate Settings

The TMAG5273 offers multiple update rates to offer design flexibility to system designers. The different update rates can be selected with the CONV\_AVG register bits. Table 7-4 shows different update rate settings for the TMAG5273.

**Table 7-4. Update Rate Settings** 

| OPERATING    | DECICTED CETTING | UPDATE RATE |           | COMMENT    |                     |
|--------------|------------------|-------------|-----------|------------|---------------------|
| MODE         | REGISTER SETTING | SINGLE AXIS | TWO AXES  | THREE AXES | COMMENT             |
| X, Y, Z Axis | CONV_AVG = 000b  | 20.0-kSPS   | 13.3-kSPS | 10.0-kSPS  | Fastest update rate |
| X, Y, Z Axis | CONV_AVG = 001b  | 13.3-kSPS   | 8.0-kSPS  | 5.7-kSPS   |                     |
| X, Y, Z Axis | CONV_AVG = 010b  | 8.0-kSPS    | 4.4-kSPS  | 3.1-kSPS   |                     |
| X, Y, Z Axis | CONV_AVG = 011b  | 4.4-kSPS    | 2.4-kSPS  | 1.6-kSPS   |                     |
| X, Y, Z Axis | CONV_AVG = 100b  | 2.4-kSPS    | 1.2-kSPS  | 0.8-kSPS   |                     |
| X, Y, Z Axis | CONV_AVG = 101b  | 1.2-kSPS    | 0.6-kSPS  | 0.4-kSPS   | Best SNR case       |

#### 7.4 Device Functional Modes

The TMAG5273 supports multiple functional modes for wide array of applications as explained in Figure 7-6. A specific functional mode is selected by setting the corresponding value in the OPERATING\_MODE register bits. The device starts powering up after VCC supply crosses the minimum threshold as specified in the Recommended Operating Condition (ROC) table.

### 7.4.1 Stand-by (Trigger) Mode

The TMAG5273 goes to stand-by mode after first time powering up. At this mode the digital circuitry and oscillators are on, and the device is ready to accept commands from the primary device. Based off the commands the device can start a sensor data conversion, go to power saving mode, or start data transfer through  $I^2C$  interface. A new conversion can be triggered through  $I^2C$  command or through  $\overline{INT}$  pin. In this mode the device retains the immediate past conversion result data in the corresponding result registers. The time it takes for the device to go to stand-by mode from power up is denoted by  $T_{\text{start\_power\_up}}$ .

### 7.4.2 Sleep Mode

The TMAG5273 supports an ultra-low power sleep mode where it retains the critical user configuration settings. In this mode the device doesn't retain the conversion result data. A primary can wake up the device from sleep mode through  $I^2C$  communications or the  $\overline{INT}$  pin. The time it takes for the device to go to stand-by mode from sleep mode is denoted by  $T_{\text{start sleep}}$ .

### 7.4.3 Wake-up and Sleep (W&S) Mode

In this mode the TMAG5273 can be configured to go to sleep and wake up at a certain interval, and measure sensor data based off the SLEEPTIME register bits setting. The device can be set to generate an interrupt through the INT\_CONFIG\_1 register. Once the conversion is complete and the interrupt condition is met, the TMAG5273 will exit the W&S mode and go to the stand-by mode. The last measured data will be stored in the corresponding result registers before the device goes to the stand-by mode. If the interrupt condition isn't met,

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

the device will continue to be in the W&S mode to wake up and measure data at the specified interval. A primary can wake up the TMAG5273 anytime during the W&S mode through  $I^2C$  bus or  $\overline{INT}$  pin. The time it takes for the device to go to stand-by mode from W&S mode is denoted by  $T_{start\ sleep}$ .

# 7.4.4 Continuous Measure Mode

In this mode the TMAG5273 continuously measures the sensor data per SENSOR\_CONFIG & DEVICE\_CONFIG register settings. In this mode the result registers can be accessed through the I2C lines. The time it takes for the device to go from stand-by mode to continuous measure mode is denoted by  $T_{\text{start measure}}$ .



Figure 7-6. TMAG5273 Power-Up Sequence

Table 7-5 shows different device operational modes of the TMAG5273.

Table 7-5. Operating Modes

| OPERATING<br>MODE          | DEVICE FUNCTION                                                                    | ACCESS<br>TO USER<br>REGISTERS | RETAIN USER CONFIGURATION | COMMENT                                                                                                                           |
|----------------------------|------------------------------------------------------------------------------------|--------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Continuous<br>Measure Mode | Continuously measuring x, y, z axis, or temperature data                           | Yes                            | Yes                       |                                                                                                                                   |
| Stand-by Mode              | Device is ready to accept I <sup>2</sup> C commands and start active conversion    | Yes                            | Yes                       |                                                                                                                                   |
| Wake-up and<br>Sleep Mode  | Wakes up at a certain interval to measure the x, y, z axis, or temperature data    | No                             | Yes                       | 1, 5, 10, 15, 20, 30, 50, 100, 500, 1000, 2000, 5000, & 20000-ms intervals supported.                                             |
| Sleep Mode                 | Device retains key configuration settings, but doesn't retain the measurement data | No                             | Yes                       | Sleep mode can be utilized by a primary device to implement other power saving intervals not supported by wake-up and sleep mode. |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### 7.5 Programming

### 7.5.1 I<sup>2</sup>C Interface

The TMAG5273 offers I<sup>2</sup>C interface, a two-wire interface to connect low-speed devices like microcontrollers, A/D and D/A converters, I/O interfaces and other similar peripherals in embedded systems.

### 7.5.1.1 SCL

SCL is the clock line. It is used to synchronize all data transfers over the I<sup>2</sup>C bus.

#### 7.5.1.2 SDA

SDA is the bidirectional data line for the I<sup>2</sup>C interface.

#### 7.5.1.3 I<sup>2</sup>C Read/Write

The TMAG5273 supports multiple I<sup>2</sup>C read and write frames targeting different applications. I2C\_RD and CRC\_EN bits offers multiple read frames to optimize the read time, data resolution and data integrity for a select application.

#### 7.5.1.3.1 Standard I<sup>2</sup>C Write

Figure 7-7 shows an example of standard I<sup>2</sup>C two byte write command supported by TMAG5273. The starting byte contains 7-bit secondary device address and a '0' at the R/W command bit. The MSB of the second byte contains the conversion trigger bit. Writing '1' at this trigger bit will start a new conversion after the register address decoding is completed. The 7 LSB bits of the second byte contains the starting register address for the write command. After the two command bytes, the primary device starts to send the data to be written at the corresponding register address. Each successive write byte will send the data for the successive register address in the secondary device.



Figure 7-7. Standard I<sup>2</sup>C Write

#### 7.5.1.3.2 General Call Write

Figure 7-8 shows an example of the general call I<sup>2</sup>C write command supported by the TMAG5273. This command is useful to configure multiple I<sup>2</sup>C devices in a I<sup>2</sup>C bus simultaneously. The starting byte contains 8-bit '0's. The MSB of the second byte contains the conversion trigger bit. Writing '1' at this trigger bit will start a new conversion after the register address decoding is completed. The 7 LSB bits of the second byte contains the starting register address for the write command. After the two command bytes, the primary device starts to send the data to be written at the corresponding register address of all the secondary devices in the I<sup>2</sup>C bus. Each successive write byte will send the data for the successive register address in the secondary devices.



Figure 7-8. General Call I<sup>2</sup>C Write

### 7.5.1.3.3 Standard 3-Byte I<sup>2</sup>C Read

Figure 7-9 and Figure 7-10 show examples of standard  $I^2C$  three byte read command supported by the TMAG5273. The starting byte contains 7-bit secondary device address and the  $R/\overline{W}$  command bit '0'. The MSB of the second byte contains the conversion trigger command bit. Writing '1' at this trigger bit will start a new conversion after the register address decoding is completed. The 7 LSB bits of the second byte contains



the starting register address for the write command. After receiving ACK signal from secondary, the primary send the secondary address once again with  $R/\overline{W}$  command bit as '1'. The secondary starts to send the corresponding register data. It will send successive register data with each successive ACK from primary. If CRC is enabled, the secondary will send the fifth CRC byte based off the CRC calculation of immediate past 4 register bytes.



Figure 7-10. Standard 3-Byte I<sup>2</sup>C Read With CRC Enabled, CRC\_EN = 1b

### 7.5.1.3.4 1-Byte I2C Read Command for 16-Bit Data

Figure 7-11 and Figure 7-12 show examples of 1-byte  $I^2C$  read command supported by the TMAG5273. Select  $I2C\_RD$  =01b to enable this mode. The command byte contains 7-bit secondary device address and a '1' at the  $R/\overline{W}$  bit. In this mode, per MAG\_CH\_EN and T\_CH\_EN bits setting, the device will send 16-bit data of the enabled channels and the CONV\_STATUS register data byte. If CRC is enabled, the device will send an additional CRC byte based off the CRC calculation of the command byte and the data sent in the current packet. When multiple channels are enabled, the sent data follows the T, X, Y, and Z sequence in the successive data bytes.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 7-12. 1-Byte I<sup>2</sup>C Read Command for 16-Bit Data With CRC Enabled, CRC\_EN = 1b



#### Note

In the 1-byte read command for 16-bit data only up to 3 channels data can be sent when CRC is enabled. This restriction doesn't apply if CRC is disabled.

### 7.5.1.3.5 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data

Figure 7-13 and Figure 7-14 show examples of 1-byte  $I^2C$  read command supported by the TMAG5273. Select  $I2C\_RD$  =10b to enable this mode. The command byte contains 7-bit secondary device address and a '1' at the  $R/\overline{W}$  bit. In this mode, per MAG\_CH\_EN and T\_CH\_EN bits setting, the device will send 8-bit data of the enabled channels and the CONV\_STATUS register data byte. If CRC is enabled, the device will send an additional CRC byte based off the CRC calculation of the command byte and the data sent in the current packet. When multiple channels are enabled, the sent data follows the T, X, Y, and Z sequence in the successive data bytes.



Figure 7-13. 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data With CRC Disabled, CRC\_EN = 0b

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



Figure 7-14. 1-Byte I<sup>2</sup>C Read Command for 8-Bit Data With CRC Enabled, CRC\_EN = 1b

#### Note

In the 1-byte read command for 8-bit data any combinations of channels can be sent without restrictions.

#### 7.5.1.3.6 I<sup>2</sup>C Read CRC

The TMAG5273 supports optional CRC during  $I^2C$  read. The CRC can be enabled through the CRC\_EN register bit. The CRC is performed on a data string that is determined by the  $I^2C$  read type. The CRC information is sent as a single byte after the data bytes. The code is generated by the polynomial  $x^8 + x^2 + x + 1$ . Initial CRC bits are FFh.

The following equations can be employed to calculate CRC:

The following examples show calculated CRC byte based off various input data:

I2C Data 00h : CRC = F3h
I2C Data FFh : CRC = 00h
I2C Data 80h : CRC = 7Ah
I2C Data 4Ch : CRC = 10h

I2C Data E0h : CRC = 5Dh

I2C Data 00000000h : CRC = D1h I2C Data FFFFFFFh : CRC = 0Fh

#### 7.5.2 Data Definition

#### 7.5.2.1 Magnetic Sensor Data

The X, Y, and Z magnetic sensor data are stored in x\_MSB\_RESULT and x\_LSB\_RESULT registers. Figure 7-15 shows that each sensor output stored in a 16-bit 2's complement format in two 8-bit registers. The data can be retrieved as 16-bit format combining both MSB and LSB registers, or as 8-bit format through the MSB register.



Figure 7-15. Magnetic Sensor Data Definition

The measured magnetic field can be calculated using Equation 10 for 16-bit data, and using Equation 11 for 8-bit data.

$$B = \frac{-(D_{15} \times 2^{15}) + \sum_{i=0}^{14} D_i \times 2^i}{2^{16}} \times 2|B_R|$$
 (10)

where

- · B is magnetic field in mT.
- D<sub>i</sub> is the data bit shown in Figure 7-15.
- B<sub>R</sub> is the magnetic range in mT for the corresponding channel.

$$B = \frac{-(D_{15} \times 2^7) + \sum_{i=0}^{6} D_{i+8} \times 2^i}{2^8} \times 2|B_R|$$
(11)

### 7.5.2.2 Temperature Sensor Data

The TMAG5273 will measure temperature from –40 °C to 170 °C. The temperature sensor data are stored in T\_MSB\_RESULT and T\_LSB\_RESULT registers. Figure 7-16 shows the sensor output stored in a 16-bit 2's complement format in two 8-bit registers. The data can be retrieved as 16-bit format combining both MSB and LSB registers, or as 8-bit format through the MSB register.



Figure 7-16. Temperature Sensor Data Definition

Submit Document Feedback

The measured temperature in degree Celsius can be calculated using Equation 12 for 16-bit data, and using Equation 13 for 8-bit data.

$$T = T_{SENS\_T0} + \frac{T_{ADC\_T} - T_{ADC\_T0}}{T_{ADC\_RES}}$$
(12)

#### where

- T is the measured temperature in degree Celsius.
- T<sub>SENS T0</sub> as listed in the *Electrical Characteristics* table.
- T<sub>ADC</sub> RES is the change in ADC code per degree Celsius.
- T<sub>ADC</sub> T<sub>0</sub> as listed in the Electrical Characteristics table.
- T<sub>ADC</sub> T is the measured ADC code for temperature T.

$$T = T_{SENS\_T0} + \frac{256 \times \left(T_{ADC\_T} - \frac{T_{ADC\_T0}}{256}\right)}{T_{ADC\_RES}}$$
(13)

### 7.5.2.3 Angle and Magnitude Data Definition

The TMAG5273 calculates the angle from a pair of magnetic axes based off the ANGLE\_EN register bits setting. Figure 7-17 shows the angle information stored in the ANGLE\_RESULT\_MSB and ANGLE\_RESULT\_LSB registers. Bits D04-D12 store angle integer value from 0 to 360 degree. Bits D00-D03 store fractional angle value. The 3-MSB bits are always populated as b000. The angle can be calculated using Equation 14.

$$A = \sum_{i=4}^{12} D_i \times 2^{i-4} + \frac{\sum_{i=0}^{3} D_i \times 2^i}{16}$$
 (14)

#### where

- · A is the angle measured in degree.
- D<sub>i</sub> is the data bit as shown in Figure 7-17.

For example: a 354.50 degree is populated as 0001 0110 0010 1000b and a 17.25 degree is populated as 000 0001 0100b.



Figure 7-17. Angle Data Definition

During the angle calculation, use Equation 15 to calculate the resultant vector magnitude.

$$M = \sqrt{MADC_{Ch1}^2 + MADC_{Ch2}^2} \tag{15}$$

where

MADC<sub>Ch1</sub>, MADC<sub>Ch2</sub> are the ADC codes of the two magnetic channels selected for the angle calculation.

Figure 7-18 shows the magnitude value stored in the MAGNITUDE\_RESULT register. For on-axis angular measurement the magnitude value should remain constant across the full 360° measurement.

Copyright © 2021 Texas Instruments Incorporated





Figure 7-18. Magnitude Result Data Definition

#### 7.5.2.4 Magnetic Sensor Offset Correction

The TMAG5273 enables offset correction for a pair of magnetic axes (see Figure 7-19). The MAG\_OFFSET\_CONFIG\_1 and MAG\_OFFSET\_CONFIG\_2 registers store the offset values to be corrected in 2's complement data format. As an example, if the uncorrected waveform for a particular axis has a value that is +2 mT too high, the offset correction value of -2 mT should be entered in the corresponding offset correction register. The selection and order of the sensors are defined in the ANGLE\_EN register bits setting. The default value of these offset correction registers are set as zero.



Figure 7-19. Magnetic Sensor Data Offset Correction

The amount of offset for each axis can be calculated using Equation 16. As an example, with a ±40mT range, MAG\_OFFSET\_CONFIG\_1 set at 1000 0000b, and MAG\_OFFSET\_CONFIG\_2 set at 0001 0000b, the offset correction for the first axis is -2.5mT and second axis is 0.312mT.

$$\Delta_{Offset} = \frac{-(D_7 \times 2^7) + \sum_{i=0}^{6} D_i \times 2^i}{2^{12}} \times 2|B_R|$$
(16)

#### where

- Δ<sub>Offset</sub> is the amount of offset correction to be applied in mT.
- D<sub>i</sub> is the data bit in the MAG\_OFFSET\_CONFIG\_1 or MAG\_OFFSET\_CONFIG\_2 register.
- B<sub>R</sub> is the magnetic range in mT for the corresponding channel.

Alternately values for MAG\_OFFSET\_CONFIG\_1 or MAG\_OFFSET\_CONFIG\_2 can be calculated for a target offset correction using Equation 17.

$$MAG\_OFFSET = \frac{2^{12} \times \Delta_{Offset}}{2|B_{B}|}$$
 (17)

#### where

- MAG\_OFFSET is the decimal value to be entered in the MAG\_OFFSET\_CONFIG\_1 or MAG\_OFFSET\_CONFIG\_2 register.
- Δ<sub>Offset</sub> is the amount of offset correction to be applied in mT.
- B<sub>R</sub> is the magnetic range in mT for the corresponding channel.

### 7.6 Register Map

### 7.6.1 TMAG5273 Registers

Table 7-6 lists the TMAG5273 registers. All register offset addresses not listed in Table 7-6 should be considered as reserved locations and the register contents should not be modified.

**User Configuration Registers** 

Table 7-6. TMAG5273 Registers

| Offset | Acronym             | Register Name                    | Section |
|--------|---------------------|----------------------------------|---------|
| 0h     | DEVICE_CONFIG_1     | Configure Device Operation Modes | Go      |
| 1h     | DEVICE_CONFIG_2     | Configure Device Operation Modes | Go      |
| 2h     | SENSOR_CONFIG_1     | Sensor Device Operation Modes    | Go      |
| 3h     | SENSOR_CONFIG_2     | Sensor Device Operation Modes    | Go      |
| 4h     | X_THR_CONFIG        | X Threshold Configuration        | Go      |
| 5h     | Y_THR_CONFIG        | Y Threshold Configuration        | Go      |
| 6h     | Z_THR_CONFIG        | Z Threshold Configuration        | Go      |
| 7h     | T_CONFIG            | Temp Sensor Configuration        | Go      |
| 8h     | INT_CONFIG_1        | Configure Device Operation Modes | Go      |
| 9h     | MAG_GAIN_CONFIG     | Configure Device Operation Modes | Go      |
| Ah     | MAG_OFFSET_CONFIG_1 | Configure Device Operation Modes | Go      |
| Bh     | MAG_OFFSET_CONFIG_2 | Configure Device Operation Modes | Go      |
| Ch     | I2C_ADDRESS         | I2C Address Register             | Go      |
| Dh     | DEVICE_ID           | ID for the device die            | Go      |
| Eh     | MANUFACTURER_ID_LSB | Manufacturer ID lower byte       | Go      |
| Fh     | MANUFACTURER_ID_MSB | Manufacturer ID upper byte       | Go      |
| 10h    | T_MSB_RESULT        | Conversion Result Register       | Go      |
| 11h    | T_LSB_RESULT        | Conversion Result Register       | Go      |
| 12h    | X_MSB_RESULT        | Conversion Result Register       | Go      |
| 13h    | X_LSB_RESULT        | Conversion Result Register       | Go      |
| 14h    | Y_MSB_RESULT        | Conversion Result Register       | Go      |
| 15h    | Y_LSB_RESULT        | Conversion Result Register       | Go      |
| 16h    | Z_MSB_RESULT        | Conversion Result Register       | Go      |
| 17h    | Z_LSB_RESULT        | Conversion Result Register       | Go      |
| 18h    | CONV_STATUS         | Conversion Status Register       | Go      |
| 19h    | ANGLE_RESULT_MSB    | Conversion Result Register       | Go      |
| 1Ah    | ANGLE_RESULT_LSB    | Conversion Result Register       | Go      |
| 1Bh    | MAGNITUDE_RESULT    | Conversion Result Register       | Go      |
|        |                     |                                  |         |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



Table 7-6. TMAG5273 Registers (continued)

| Offset | Acronym       | Register Name               | Section |
|--------|---------------|-----------------------------|---------|
| 1Ch    | DEVICE_STATUS | Device_Diag Status Register | Go      |

Complex bit access types are encoded to fit into small table cells. Table 7-7 shows the codes that are used for access types in this section.

Table 7-7. TMAG5273 Access Type Codes

| Access Time            |              | Page winding.                               |  |  |  |  |  |  |
|------------------------|--------------|---------------------------------------------|--|--|--|--|--|--|
| Access Type            | Code         | Description                                 |  |  |  |  |  |  |
| Read Type              | Read Type    |                                             |  |  |  |  |  |  |
| R                      | R            | Read                                        |  |  |  |  |  |  |
| Write Type             |              |                                             |  |  |  |  |  |  |
| W                      | W            | Write                                       |  |  |  |  |  |  |
| W1CP                   | W<br>1C<br>P | Write 1 to clear Requires privileged access |  |  |  |  |  |  |
| Reset or Default Value |              |                                             |  |  |  |  |  |  |
| - n                    |              | Value after reset or the default value      |  |  |  |  |  |  |

# 7.6.1.1 DEVICE\_CONFIG\_1 Register (Offset = 0h) [Reset = 0h]

DEVICE\_CONFIG\_1 is shown in Table 7-8.

Return to the Summary Table.

Table 7-8. DEVICE\_CONFIG\_1 Register Field Descriptions

| Table 7-8. DEVICE_CONTIG_T Register Field Descriptions |            |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |
|--------------------------------------------------------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                    | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 7                                                      | CRC_EN     | R/W  | Oh    | Enables I2C CRC byte to be sent  0h = CRC disabled  1h = CRC enabled                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| 6-5                                                    | MAG_TEMPCO | R/W  | 0h    | Temperature coefficient of the magnet 0h = 0% (No temperature compensation) 1h = 0.12%/ deg C (NdBFe) 2h = Reserved 3h = 0.2%/deg C (Ceramic)                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 4-2                                                    | CONV_AVG   | R/W  | 0h    | Enables additional sampling of the sensor data to reduce the noise effect (or to increase resolution)  0h = 1x average, 10.0-kSPS (3-axes) or 20-kSPS (1 axis)  1h = 2x average, 5.7-kSPS (3-axes) or 13.3-kSPS (1 axis)  2h = 4x average, 3.1-kSPS (3-axes) or 8.0-kSPS (1 axis)  3h = 8x average, 1.6-kSPS (3-axes) or 4.4-kSPS (1 axis)  4h = 16x average, 0.8-kSPS (3-axes) or 2.4-kSPS (1 axis)  5h = 32x average, 0.4-kSPS (3-axes) or 1.2-kSPS (1 axis) |  |  |  |
| 1-0                                                    | I2C_RD     | R/W  | 0h    | Defines the I2C read mode  0h = Standard I2C 3-byte read command  1h = 1-byte I2C read command for 16bit sensor data and conversion status  2h = 1-byte I2C read command for 8 bit sensor MSB data and conversion status  3h = Reserved                                                                                                                                                                                                                        |  |  |  |

# 7.6.1.2 DEVICE\_CONFIG\_2 Register (Offset = 1h) [Reset = 0h]

DEVICE\_CONFIG\_2 is shown in Table 7-9.

Return to the Summary Table.

Table 7-9. DEVICE\_CONFIG\_2 Register Field Descriptions

| Table 7-9. DEVICE_CONFIG_2 Register Field Descriptions |                   |      |       |                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|--------------------------------------------------------|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                    | Field             | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |
| 7-5                                                    | THR_HYST          | R/W  | Oh    | Select thresholds for the interrupt function  0h = Takes the 2's complement value of each x_THR_CONFIG register to create a magnetic threshold of the corresponding axis  1h = Takes the 7 LSB bits of the x_THR_CONFIG register to create two opposite magnetic thresholds (one north, and another south) of equal magnitude.  2h = Reserved 3h = Reserved 4h = Reserved 5h = Reserved 6h = Reserved 7h = Reserved |  |  |  |
| 4                                                      | LP_LN             | R/W  | 0h    | Selects the modes between low active current or low-noise modes  0h = Low active current mode  1h = Low noise mode                                                                                                                                                                                                                                                                                                  |  |  |  |
| 3                                                      | I2C_GLITCH_FILTER | R/W  | 0h    | I2C glitch filter  0h = Glitch filter on  1h = Glitch filter off                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
| 2                                                      | TRIGGER_MODE      | R/W  | Oh    | Selects a condition which initiates a single conversion based off already configured registers. A running conversion completes before executing a trigger. Redundant triggers are ignored.  TRIGGER_MODE is available only during the mode explicitly mentioned in OPERATING_MODE.  Oh = Conversion Start at I2C Command Bits, DEFAULT  1h = Conversion starts through trigger signal at INT pin                    |  |  |  |
| 1-0                                                    | OPERATING_MODE    | R/W  | Oh    | Selects Operating Mode and updates value based on operating mode if device transitions from Wake-up and sleep mode to Standby mode.  Oh = Stand-by mode (starts new conversion at trigger event)  1h = Sleep mode 2h = Continuous measure mode 3h = Wake-up and sleep mode (W&S mode)                                                                                                                               |  |  |  |

# 7.6.1.3 SENSOR\_CONFIG\_1 Register (Offset = 2h) [Reset = 0h]

SENSOR\_CONFIG\_1 is shown in Table 7-10.

Return to the Summary Table.

Table 7-10. SENSOR\_CONFIG\_1 Register Field Descriptions

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-4 | MAG_CH_EN | R/W  | Oh    | Enables data acquisition of the magnetic axis channel(s)  0h = All magnetic channels of off, DEFAULT  1h = X channel enabled  2h = Y channel enabled  3h = X, Y channel enabled  4h = Z channel enabled  5h = Z, X channel enabled  6h = Y, Z channel enabled  7h = X, Y, Z channel enabled  8h = XYX channel enabled  9h = YXY channel enabled  Ah = YZY channel enabled  Ah = YZY channel enabled  Ch = Reserved  Dh = Reserved  Fh = Reserved |



Table 7-10. SENSOR\_CONFIG\_1 Register Field Descriptions (continued)

| Bit | Field     | Туре | Reset | Description                                                                                                                                                                                                                                   |
|-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3-0 | SLEEPTIME | R/W  | Oh    | Selects the time spent in low power mode between conversions when OPERATING_MODE =11b  0h = 1ms  1h = 5ms  2h = 10ms  3h = 15ms  4h = 20ms  5h = 30ms  6h = 50ms  7h = 100ms  8h = 500ms  9h = 1000ms  Ah = 2000ms  Bh = 5000ms  Ch = 20000ms |

# 7.6.1.4 SENSOR\_CONFIG\_2 Register (Offset = 3h) [Reset = 0h]

SENSOR\_CONFIG\_2 is shown in Table 7-11.

Return to the Summary Table.

Table 7-11. SENSOR\_CONFIG\_2 Register Field Descriptions

| Table 7-11. SENSOK_CONFIG_2 Register Field Descriptions |             |      |       |                                                                                                                                                                                                                                            |  |  |  |
|---------------------------------------------------------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                                                     | Field       | Type | Reset | Description                                                                                                                                                                                                                                |  |  |  |
| 7                                                       | RESERVED    | R    | 0h    | Reserved                                                                                                                                                                                                                                   |  |  |  |
| 6                                                       | THRX_COUNT  | R/W  | 0h    | Number of threshold crossings before the interrupt is asserted 0h = 1 threshold crossing 1h = 4 threshold crossing                                                                                                                         |  |  |  |
| 5                                                       | MAG_THR_DIR | R/W  | Oh    | Selects the direction of threshold check. This bit is ignored when THR_HYST > 001b  Oh = sets interrupt for field above the threshold  1h = sets interrupt for field below the threshold                                                   |  |  |  |
| 4                                                       | MAG_GAIN_CH | R/W  | Oh    | Selects the axis for magnitude gain correction value entered in MAG_GAIN_CONFIG register  0h = 1st channel is selected for gain adjustment  1h = 2nd channel is selected for gain adjustment                                               |  |  |  |
| 3-2                                                     | ANGLE_EN    | R/W  | Oh    | Enables angle calculation, magnetic gain, and offset corrections between two selected magnetic channels  0h = No angle calculation, magnitude gain, and offset correction enabled  1h = X 1st, Y 2nd  2h = Y 1st, Z 2nd  3h = X 1st, Z 2nd |  |  |  |
| 1                                                       | X_Y_RANGE   | R/W  | Oh    | Select the X and Y axes magnetic range from 2 different options.  0h = ±40mT (TMAG5273A1) or ±133mT (TMAG5273A2), DEFAULT 1h = ±80mT (TMAG5273A1) or ±266mT (TMAG5273A2)                                                                   |  |  |  |
| 0                                                       | Z_RANGE     | R/W  | 0h    | Select the Z axis magnetic range from 2 different options.  0h = ±40mT (TMAG5273A1) or ±133mT (TMAG5273A2), DEFAULT 1h = ±80mT (TMAG5273A1) or ±266mT (TMAG5273A2)                                                                         |  |  |  |

# 7.6.1.5 X\_THR\_CONFIG Register (Offset = 4h) [Reset = 0h]

X\_THR\_CONFIG is shown in Table 7-12.

Return to the Summary Table.

### Table 7-12. X\_THR\_CONFIG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                        |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | X_THR_CONFIG | R/W  | 0h    | 8-bit, 2's complement X axis threshold code for limit check. The range of possible threshold entrees can be +/-128. The threshold value in mT is calculated for A1 as (40(1+X_Y_RANGE)/128)*X_THR_CONFIG, for A2 as (133(1+X_Y_RANGE)/128)*X_THR_CONFIG. Default 0h means no threshold comparison. |

### 7.6.1.6 Y\_THR\_CONFIG Register (Offset = 5h) [Reset = 0h]

Y\_THR\_CONFIG is shown in Table 7-13.

Return to the Summary Table.

### Table 7-13. Y\_THR\_CONFIG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                        |  |
|-----|--------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7-0 | Y_THR_CONFIG | R/W  | 0h    | 8-bit, 2's complement Y axis threshold code for limit check. The range of possible threshold entrees can be +/-128. The threshold value in mT is calculated for A1 as (40(1+X_Y_RANGE)/128)*X_THR_CONFIG, for A2 as (133(1+X_Y_RANGE)/128)*X_THR_CONFIG. Default 0h means no threshold comparison. |  |

### 7.6.1.7 Z\_THR\_CONFIG Register (Offset = 6h) [Reset = 0h]

Z\_THR\_CONFIG is shown in Table 7-14.

Return to the Summary Table.

#### Table 7-14. Z THR CONFIG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                                                                                    |  |  |
|-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 7-0 | Z_THR_CONFIG | R/W  | 0h    | 8-bit, 2's complement Z axis threshold code for limit check. The range of possible threshold entrees can be +/-128. The threshold value in mT is calculated for A1 as (40(1+Z_RANGE)/128)*Z_THR_CONFIG, for A2 as (133(1+Z_RANGE)/128)*Z_THR_CONFIG. Default 0h means no threshold comparison. |  |  |

# 7.6.1.8 T\_CONFIG Register (Offset = 7h) [Reset = 0h]

T\_CONFIG is shown in Table 7-15.

Return to the Summary Table.

#### Table 7-15. T CONFIG Register Field Descriptions

| Bit | Field        | Туре | Reset | Description                                                                                                                                                                                                                           |  |  |  |
|-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7-1 | T_THR_CONFIG | R/W  | Oh    | Temperature threshold code entered by user. The valid temperature threshold ranges are -41C to 170C with the threshold codes for -41C = 1Ah, and 170C = 34h. Resolution is 8 degree C/ LSB. Default 0h means no threshold comparison. |  |  |  |
| 0   | T_CH_EN      | R/W  | Oh    | Enables data acquisition of the temperature channel 0h = Temp channel disabled 1h = Temp channel enabled                                                                                                                              |  |  |  |

# 7.6.1.9 INT\_CONFIG\_1 Register (Offset = 8h) [Reset = 0h]

INT\_CONFIG\_1 is shown in Table 7-16.

Return to the Summary Table.

### Table 7-16. INT\_CONFIG\_1 Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                      |
|-----|------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RSLT_INT   | R/W  | 0h    | Enable interrupt response on conversion complete.  0h = Interrupt is not asserted when the configured set of conversions are complete  1h = Interrupt is asserted when the configured set of conversions are complete                                            |
| 6   | THRSLD_INT | R/W  | 0h    | Enable interrupt response on a predefined threshold cross.  0h = Interrupt is not asserted when a threshold is crossed 1h = Interrupt is asserted when a threshold is crossed                                                                                    |
| 5   | INT_STATE  | R/W  | Oh    | INT interrupt latched or pulsed.  0h = INT interrupt latched until clear by a primary addressing the device  1h = INT interrupt pulse for 10us                                                                                                                   |
| 4-2 | INT_MODE   | R/W  | Oh    | Interrupt mode select.  0h = No interrupt  1h = Interrupt through INT  2h = Interrupt through INT except when I2C bus is busy.  3h = Interrupt through SCL  4h = Interrupt through SCL except when I2C bus is busy.  5h = Reserved  6h = Reserved  7h = Reserved |
| 1   | RESERVED   | R    | 0h    | Reserved                                                                                                                                                                                                                                                         |
| 0   | MASK_INTB  | R/W  | 0h    | Mask INT pin when INT connected to GND  0h = INT pin is enabled  1h = INT pin is disabled (for wake-up and trigger functions)                                                                                                                                    |

# 7.6.1.10 MAG\_GAIN\_CONFIG Register (Offset = 9h) [Reset = 0h]

MAG\_GAIN\_CONFIG is shown in Table 7-17.

Return to the Summary Table.

### Table 7-17. MAG\_GAIN\_CONFIG Register Field Descriptions

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                          |
|-----|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | GAIN_VALUE | R/W  | Oh    | 8-bit gain value determined by a primary to adjust a Hall axis gain. The particular axis is selected based off the settings of MAG_GAIN_CH and ANGLE_EN register bits. The binary 8-bit input is interpreted as a fractional value in between 0 and 1 based off the formula, 'user entered value in decimal/256'. Gain value of 0 is interpreted by the device as 1. |

### 7.6.1.11 MAG\_OFFSET\_CONFIG\_1 Register (Offset = Ah) [Reset = 0h]

MAG\_OFFSET\_CONFIG\_1 is shown in Table 7-18.

Return to the Summary Table.

### Table 7-18. MAG\_OFFSET\_CONFIG\_1 Register Field Descriptions

| _ |     |                  |      |       | •                                                                                                                                                                                                                                            |
|---|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                  |
|   | 7-0 | OFFSET_VALUE_1ST | R/W  |       | 8-bit, 2's complement offset value determined by a primary to adjust first axis offset value. The range of possible offset valid entrees can be +/-128. The offset value is calculated by multiplying bit resolution with the entered value. |

# 7.6.1.12 MAG\_OFFSET\_CONFIG\_2 Register (Offset = Bh) [Reset = 0h]

MAG\_OFFSET\_CONFIG\_2 is shown in Table 7-19.

Return to the Summary Table.

### Table 7-19. MAG\_OFFSET\_CONFIG\_2 Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                                   |
|-----|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | OFFSET_VALUE_2ND | R/W  |       | 8-bit, 2's complement offset value determined by a primary to adjust second axis offset value. The range of possible offset valid entrees can be +/-128. The offset value is calculated by multiplying bit resolution with the entered value. |

### 7.6.1.13 I2C\_ADDRESS Register (Offset = Ch) [Reset = 6Ah]

I2C\_ADDRESS is shown in Table 7-20.

Return to the Summary Table.

### Table 7-20. I2C ADDRESS Register Field Descriptions

| Bit | Field                     | Туре | Reset | Description                                                                                                                                                                                                                                            |
|-----|---------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-1 | I2C_ADDRESS               | R/W  | 35h   | 7-bit default factory I2C address is loaded from OTP during first power up. Change these bits to a new setting if a new I2C address is required (at each power cycle these bits must be written again to avoid going back to default factory address). |
| 0   | I2C_ADDRESS_UPDATE<br>_EN | R/W  | 0h    | Enable a new user defined I2C address.  0h = Disable update of I2C address  1h = Enable update of I2C address with bits (7:1)                                                                                                                          |

# 7.6.1.14 DEVICE\_ID Register (Offset = Dh) [Reset = 1h]

DEVICE\_ID is shown in Table 7-21.

Return to the Summary Table.

#### Table 7-21. DEVICE\_ID Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                                                                                                                                       |
|-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | RESERVED | R    | 0h    | Reserved                                                                                                                                                                          |
| 1-0 | VER      | R    | 1h    | Device version indicator. Reset value of DEVICE_ID depends on the orderable part number.  0h = Reserved 1h = ±40-mT and ±80-mT range 2h = ±133-mT and ±266-mT range 3h = Reserved |

### 7.6.1.15 MANUFACTURER\_ID\_LSB Register (Offset = Eh) [Reset = 49h]

MANUFACTURER\_ID\_LSB is shown in Table 7-22.

Return to the Summary Table.

# Table 7-22. MANUFACTURER\_ID\_LSB Register Field Descriptions

| Bit | Field               | Туре | Reset | Description                  |
|-----|---------------------|------|-------|------------------------------|
| 7-0 | MANUFACTURER_ID_[7: | R    | 49h   | 8-bit unique manufacturer ID |
|     | [0]                 |      |       |                              |

### 7.6.1.16 MANUFACTURER\_ID\_MSB Register (Offset = Fh) [Reset = 54h]

MANUFACTURER\_ID\_MSB is shown in Table 7-23.



Return to the Summary Table.

### Table 7-23. MANUFACTURER\_ID\_MSB Register Field Descriptions

| Bit | Field                  | Туре | Reset | Description                  |
|-----|------------------------|------|-------|------------------------------|
| 7-0 | MANUFACTURER_ID_[15:8] | R    | 54h   | 8-bit unique manufacturer ID |

### 7.6.1.17 T\_MSB\_RESULT Register (Offset = 10h) [Reset = 0h]

T\_MSB\_RESULT is shown in Table 7-24.

Return to the Summary Table.

### Table 7-24. T\_MSB\_RESULT Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                    |
|-----|--------------------|------|-------|------------------------------------------------|
| 7-0 | T_CH_RESULT [15:8] | R    | 0h    | T-channel data conversion results, MSB 8 bits. |

### 7.6.1.18 T\_LSB\_RESULT Register (Offset = 11h) [Reset = 0h]

T LSB RESULT is shown in Table 7-25.

Return to the Summary Table.

### Table 7-25. T\_LSB\_RESULT Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                    |
|-----|-------------------|------|-------|------------------------------------------------|
| 7-0 | T_CH_RESULT [7:0] | R    | 0h    | T-channel data conversion results, LSB 8 bits. |

### 7.6.1.19 X\_MSB\_RESULT Register (Offset = 12h) [Reset = 0h]

X\_MSB\_RESULT is shown in Table 7-26.

Return to the Summary Table.

#### Table 7-26, X MSB RESULT Register Field Descriptions

|  | Bit | Field              | Туре | Reset | Description                                    |
|--|-----|--------------------|------|-------|------------------------------------------------|
|  | 7-0 | X CH RESULT [15:8] | R    | 0h    | X-channel data conversion results, MSB 8 bits. |

### 7.6.1.20 X\_LSB\_RESULT Register (Offset = 13h) [Reset = 0h]

X LSB RESULT is shown in Table 7-27.

Return to the Summary Table.

### Table 7-27. X\_LSB\_RESULT Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                    |
|-----|-------------------|------|-------|------------------------------------------------|
| 7-0 | X_CH_RESULT [7:0] | R    | 0h    | X-channel data conversion results, LSB 8 bits. |

### 7.6.1.21 Y\_MSB\_RESULT Register (Offset = 14h) [Reset = 0h]

Y\_MSB\_RESULT is shown in Table 7-28.

Return to the Summary Table.

Table 7-28. Y MSB RESULT Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                    |
|-----|--------------------|------|-------|------------------------------------------------|
| 7-0 | Y_CH_RESULT [15:8] | R    | 0h    | Y-channel data conversion results, MSB 8 bits. |

### 7.6.1.22 Y\_LSB\_RESULT Register (Offset = 15h) [Reset = 0h]

Y\_LSB\_RESULT is shown in Table 7-29.

Return to the Summary Table.

Table 7-29. Y\_LSB\_RESULT Register Field Descriptions

| Bit | Field             | Туре | Reset | Description                                    |
|-----|-------------------|------|-------|------------------------------------------------|
| 7-0 | Y_CH_RESULT [7:0] | R    | 0h    | Y-channel data conversion results, LSB 8 bits. |

### 7.6.1.23 Z\_MSB\_RESULT Register (Offset = 16h) [Reset = 0h]

Z\_MSB\_RESULT is shown in Table 7-30.

Return to the Summary Table.

### Table 7-30. Z\_MSB\_RESULT Register Field Descriptions

| Bit | Field              | Туре | Reset | Description                                    |
|-----|--------------------|------|-------|------------------------------------------------|
| 7-0 | Z_CH_RESULT [15:8] | R    | 0h    | Z-channel data conversion results, MSB 8 bits. |

### 7.6.1.24 Z\_LSB\_RESULT Register (Offset = 17h) [Reset = 0h]

Z\_LSB\_RESULT is shown in Table 7-31.

Return to the Summary Table.

### Table 7-31. Z\_LSB\_RESULT Register Field Descriptions

| E | Bit | Field             | Туре | Reset | Description                                    |
|---|-----|-------------------|------|-------|------------------------------------------------|
| 7 | 7-0 | Z_CH_RESULT [7:0] | R    | 0h    | Z-channel data conversion results, LSB 8 bits. |

### 7.6.1.25 CONV\_STATUS Register (Offset = 18h) [Reset = 10h]

CONV STATUS is shown in Table 7-32.

Return to the Summary Table.

### Table 7-32. CONV\_STATUS Register Field Descriptions

| Bit | Field         | Туре   | Reset | Description                                                                                                                                                                                                    |
|-----|---------------|--------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | SET_COUNT     | R      | 0h    | Rolling Count of Conversion Data Sets                                                                                                                                                                          |
| 4   | POR           | R/W1CP | 1h    | Device powered up, or experienced power-on-reset. Bit is clear when host writes back '1'.  0h = No POR  1h = POR occurred                                                                                      |
| 3-2 | RESERVED      | R      | 0h    | Reserved                                                                                                                                                                                                       |
| 1   | DIAG_STATUS   | R      | 0h    | Detect any internal diagnostics fail which include VCC UV, internal memory CRC error, INT pin error and internal clock error. Ignore this bit status if VCC < 2.3V.  0h = No diag fail 1h = Diag fail detected |
| 0   | RESULT_STATUS | R      | Oh    | Conversion data buffer is ready to be read.  0h = Conversion data not complete  1h = Conversion data complete                                                                                                  |

### 7.6.1.26 ANGLE\_RESULT\_MSB Register (Offset = 19h) [Reset = 0h]

ANGLE\_RESULT\_MSB is shown in Table 7-33.

Return to the Summary Table.

Table 7-33. ANGLE\_RESULT\_MSB Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | ANGLE_RESULT_MSB | R    |       | Angle measurement result in degree. The data is displayed from 0 to 360 degree in 13 LSB bits after combining the ANGLE_RESULT_MSB and _LSB bits. The 4 LSB bits allocated for fraction of an angle in the format (xxxx/16). |

### 7.6.1.27 ANGLE\_RESULT\_LSB Register (Offset = 1Ah) [Reset = 0h]

ANGLE\_RESULT\_LSB is shown in Table 7-34.

Return to the Summary Table.

Table 7-34. ANGLE\_RESULT\_LSB Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                                  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0 | ANGLE_RESULT_LSB | R    |       | Angle measurement result in degree. The data is displayed from 0 to 360 degree in 13 LSB bits after combining the ANGLE_RESULT_MSB and _LSB bits. The 4 LSB bits allocated for fraction of an angle in the format (xxxx/16). |

### 7.6.1.28 MAGNITUDE\_RESULT Register (Offset = 1Bh) [Reset = 0h]

MAGNITUDE\_RESULT is shown in Table 7-35.

Return to the Summary Table.

Table 7-35. MAGNITUDE\_RESULT Register Field Descriptions

| Bit | Field            | Туре | Reset | Description                                                                                                                |
|-----|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------|
| 7-0 | MAGNITUDE_RESULT | R    |       | Resultant vector magnitude (during angle measurement) result. This value should be constant during 360 degree measurements |

### 7.6.1.29 DEVICE\_STATUS Register (Offset = 1Ch) [Reset = 10h]

DEVICE\_STATUS is shown in Table 7-36.

Return to the Summary Table.

# Table 7-36. DEVICE\_STATUS Register Field Descriptions

| Bit | Field    | Туре   | Reset | Description                                                                                                                                                                                                                                                                                           |
|-----|----------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-5 | RESERVED | R      | 0h    | Reserved                                                                                                                                                                                                                                                                                              |
| 4   | INTB_RB  | R      | 1h    | Indicates the level that the device is reading back from $\overline{\text{INT}}$ pin. The reset value of DEVICE_STATUS depends on the status of the $\overline{\text{INT}}$ pin at power-up. $0h = \overline{\text{INT}} \text{ pin driven low}$ $1h = \overline{\text{INT}} \text{ pin status high}$ |
| 3   | OSC_ER   | R/W1CP | 0h    | Indicates if Oscillator error is detected. Bit is clear when host writes back '1'.  0h = No Oscillator error detected  1h = Oscillator error detected                                                                                                                                                 |
| 2   | INT_ER   | R/W1CP | 0h    | Indicates if $\overline{\text{INT}}$ pin error is detected. Bit is clear when host writes back '1'.  0h = No $\overline{\text{INT}}$ error detected  1h = $\overline{\text{INT}}$ error detected                                                                                                      |

# Table 7-36. DEVICE\_STATUS Register Field Descriptions (continued)

| Bit | Field      | Туре   | Reset | Description                                                                                                                                                              |
|-----|------------|--------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | OTP_CRC_ER | R/W1CP | 0h    | Indicates if OTP CRC error is detected. Bit is clear when host writes back '1'.  0h = No OTP CRC error detected 1h = OTP CRC error detected                              |
| 0   | VCC_UV_ER  | R/W1CP | 0h    | Indicates if VCC undervoltage was detected. Bit is clear when host writes back '1'. Ignore this bit status if VCC < 2.3V.  0h = No VCC UV detected  1h = VCC UV detected |



### 8 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

### 8.1.1 Select the Sensitivity Option

Select the highest TMAG5273 sensitivity option that can measure the required range of magnetic flux density so that the ADC input range is maximized.

Larger-sized magnets and farther sensing distances can generally enable better positional accuracy than very small magnets at close distances, because magnetic flux density increases exponentially with the proximity to a magnet. TI created an online tool to help with simple magnet calculations under the TMAG5273 product folder on ti.com.

### 8.1.2 Temperature Compensation for Magnets

The TMAG5273 temperature compensation is designed to directly compensate the average temperature drift of several magnets as specified in the MAG\_TEMPCO register bits. The residual induction (B<sub>r</sub>) of a magnet typically reduces by 0.12%/°C for NdFeB, and 0.20%/°C for ferrite magnets as the temperature increases. Set the MAG\_TEMPCO bit to default 00b if the device temperature compensation is not needed.

#### 8.1.3 Sensor Conversion

Multiple conversion schemes can be adopted based off the MAG\_CH\_EN and CONV\_AVG register bits settings.

#### 8.1.3.1 Continuous Conversion

The TMAG5273 can be set in continuous conversion mode when OPERATING\_MODE is set to 10b. Figure 8-1 shows few examples of continuous conversion. The input magnetic field is processed in two steps. In the first step the device spins the hall sensor elements, and integrates the sampled data. In the second step the ADC block converts the analog signal into digital bits and stores in the corresponding result register. While the ADC starts processing the first magnetic sample, the spin block can start processing another magnetic sample. In this mode the temperature data is taken at the beginning of each new conversion. This temperature data is used to compensate for the magnetic thermal drift.

→ Time





Start next

OPERATING\_MODE = 10b, MAG\_CH\_EN = 0001b, CONV\_AVG = 001b

Conv time

Initiate



105, 1110 01115, 00115, 10 0005

Figure 8-1. Continuous Conversion Examples

# 8.1.3.2 Trigger Conversion

The TMAG5273 supports trigger conversion with OPERATING\_MODE set to 00b. The trigger event can be initiated through  $I^2C$  command or  $\overline{INT}$  signal. Figure 8-2 shows an example of trigger conversion with temperature, X, Y, and Z sensors activated.





Figure 8-2. Trigger Conversion for Temperature, X, Y, & Z Sensors

## 8.1.3.3 Pseudo-Simultaneous Sampling

In absolute angle measurement, application sensor data from multiple axes are required to calculate an accurate angle. The magnetic field data collected at different times through the same signal chain introduces error in angle calculation. The TMAG5273 offers pseudo-simultaneous sampling data collection modes to eliminate this error. Figure 8-3 shows an example where MAG\_CH\_EN is set at 1011b to collect XZX data. Equation 18 shows that the time stamps for the X and Z sensor data are the same.

$$t_Z = \frac{t_{X1} + t_{X2}}{2} \tag{18}$$

where

•  $t_{X1}$ ,  $t_{Z}$ ,  $t_{X2}$  are time stamps for X, Z, X sensor data completion as defined in Figure 8-3.



Figure 8-3. XZX Magnetic Field Conversion

The vertical X, Y sensors of the TMAG5273 exhibit more noise than the horizontal Z sensor. The pseudo-simultaneous sampling can be used to equalize the noise floor when two set of vertical sensor data are collected against one set of horizontal sensor data, as in examples of XZX or YZY modes.

# 8.1.4 Magnetic Limit Check

The TMAG5273 enables magnetic limit checks for single or multiple axes at the same time. Figure 8-4 to Figure 8-7 show examples of magnetic limit cross detection events while the field going above, below, exiting a magnetic band, and entering a magnetic band. The device will keep generating interrupt with each new conversion if the magnetic fields remain in the shaded regions in the figures. The MAG\_THR\_DIR and THR\_HYST register bits help select different limit cross modes.

Product Folder Links: TMAG5273



# Check With MAG\_THR\_DIR =0b, THR\_HYST = 001b

Figure 8-6. Magnetic Field Going Out of Band

# Figure 8-7. Magnetic Field Entering a Band Check With MAG\_THR\_DIR =1b, THR\_HYST = 001b

# 8.1.5 Error Calculation During Linear Measurement

The TMAG5273 offers independent configurations to perform linear position measurements in X, Y, and Z axes. To calculate the expected error during linear measurement, the contributions from each of the individual error sources must be understood. The relevant error sources include sensitivity error, offset, noise, cross axis sensitivity, hysteresis, nonlinearity, drift across temperature, drift across life time, and so forth. For a 3-axis Hall solution like the TMAG5273, the cross-axis sensitivity and hysteresis error sources are insignificant. Use Equation 19 to estimate the linear measurement error calculation at room temperature.

$$Error_{LM\_25C} = \frac{\sqrt{(B \times SENS_{ER})^2 + B_{off}^2 + N_{RMS\_25}^2}}{B} \times 100\%$$
 (19)

#### where

- Error<sub>LM 25C</sub> is total error in % during linear measurement at 25°C.
- B is input magnetic field.
- SENS<sub>ER</sub> is sensitivity error in decimal number at 25°C. As an example, enter 0.05 for sensitivity error of 5%.
- B<sub>off</sub> is offset error at 25°C.
- N<sub>RMS 25</sub> is RMS noise at 25°C.

In many applications, system level calibration at room temperature can nullify the offset and sensitivity errors at 25°C. The noise errors can be reduced by internally averaging by up to 32x on the device in addition to the averaging that could be done in the microcontroller. Use Equation 20 to estimate the linear measurement error across temperature after calibration at room temperature.



$$Error_{LM\_Temp} = \frac{\sqrt{\left(B \times SENS_{DR}\right)^2 + B_{off\_DR}^2 + N_{RMS\_Temp}^2}}{B} \times 100\%$$
 (20)

#### where

- Error<sub>LM\_Temp</sub> is total error in % during linear measurement across temperature after room temperature calibration.
- · B is input magnetic field.
- SENS<sub>DR</sub> is sensitivity drift in decimal number from value at 25°C. As an example, enter 0.05 for sensitivity drift of 5%.
- B<sub>off DR</sub> is offset drift from value at 25°C.
- N<sub>RMS</sub> T<sub>emp</sub> is RMS noise across temperature.

If room temperature calibration is not performed, sensitivity and offset errors at room temperature must also account for total error calculation across temperature (see Equation 21).

$$Error_{LM\_Temp\_NCal} = \frac{\sqrt{\left(B \times SENS_{ER}\right)^2 + \left(B \times SENS_{DR}\right)^2 + B_{off}^2 + B_{off\_DR}^2 + N_{RMS\_Temp}^2}}{B} \times 100\%$$
 (21)

#### where

 Error<sub>LM\_Temp\_NCal</sub> is total error in % during linear measurement across temperature without room temperature calibration.

#### Note

In this section, error sources such as system mechanical vibration, magnet temperature gradient, earth magnetic field, nonlinearity, lifetime drift, and so forth, are not considered. The user must take these additional error sources into account while calculating overall system error budgets.

## 8.1.6 Error Calculation During Angular Measurement

The TMAG5273 offers on-chip CORDIC to measure angle data from any of the two magnetic axes. The linear magnetic axis data can be used to calculate the angle using an external CORDIC as well. To calculate the expected error during angular measurement, the contributions from each individual error source must be understood. The relevant error sources include sensitivity error, offset, noise, axis-axis mismatch, nonlinearity, drift across temperature, drift across life time, and so forth. Use the Angle Error Calculation Tool to estimate the total error during angular measurement.

#### 8.2 Typical Application

Magnetic 3D sensors are very popular due to contactless and reliable measurements, especially in applications requiring long-term measurements in rugged environments. The TMAG5273 offers design flexibility in wide range of industrial and personal electronics applications. In this section three common application examples are discussed in details.

#### 8.2.1 Magnetic Tamper Detection

Given their susceptibility to magnetic tampering, electricity meters often include magnetic sensors designed to detect external magnetic fields and take appropriate actions, such as disconnecting services to the electricity meter or applying a penalty fee for tampering. Figure 8-8 shows that magnetic tampering can result from a permanent magnet in any of the three orientations. Another form of magnetic tampering can be generated through an external coil powered from AC supply mains. The TMAG5273 offers flexible operating modes and configuration of three independent Hall-sensors to detect tampering.

Product Folder Links: TMAG5273



Figure 8-8. TMAG5273 Magnetic Tamper Detection



Figure 8-9. TMAG5273 Application Diagram for Tamper Detection

# 8.2.1.1 Design Requirements

Use the parameters listed in Table 8-3 for this design example.

**Table 8-1. Design Parameters** 

| DESIGN PARAMETERS | OPERATING ON AC SUPPLY                                                                                       | OPERATING ON BACK-UP BATTERY                             |  |  |  |  |
|-------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|--|
| Device            | TMAG5273-A2                                                                                                  | TMAG5273-A2                                              |  |  |  |  |
| VCC               | 3.3 V                                                                                                        | 3.6 V to 1.7V                                            |  |  |  |  |
| Operating Mode    | Continuous measure mode                                                                                      | Wake-up and sleep mode                                   |  |  |  |  |
| Design Objective  | Read the raw magnetic data and determine<br>the magnitude and type of tampering (AC or<br>DC magnetic field) | Wake up the microcontroller if magnetic tampering occurs |  |  |  |  |



## Table 8-1. Design Parameters (continued)

| DESIGN PARAMETERS                 | OPERATING ON AC SUPPLY | OPERATING ON BACK-UP BATTERY |
|-----------------------------------|------------------------|------------------------------|
| Timing Budget to Detect Tampering | <100ms                 | <5s                          |
| Desired Battery Life              | N/A                    | 5 Year                       |

# 8.2.1.2 Detailed Design Procedure

Select a power multiplexer that allows powering the system from AC power line as default option. In case of power outage the power multiplexer automatically switches to back-up battery for powering the system. A status signal from, either the AC-DC regulator or the multiplexer, notifies the microcontroller on power outage events. The microcontroller, upon receiving the status signal, configures the TMAG5273 to operate in wake-up and sleep mode. The TMAG5273 will wake up and measure the magnetic field at a prespecified interval. The device repeats the cycle if no tampering happens. In case of tampering the device will exit the wake-up and sleep mode and send interrupt signal to the microcontroller.

Perform the following steps to set the device in continuous measure mode and minimize the number of steps required during battery back-up modes:

- Set the DEVICE CONFIG 1 register to 1h.
- Set the SENSOR\_CONFIG\_1 register to 79h.
- Set the T CONFIG register to 1h.
- Set the INT\_CONFIG\_1 register to A4h.
- Set the DEVICE\_CONFIG\_2 register to 22h.
- Wait for the INT signal assert low to indicate conversion complete. When INT goes low, perform the 16-bit T, X, Y, Z register read with one single read command (see Figure 8-10).



Figure 8-10. Continuous Conversion With AC Line Power

During power outage event perform only the following steps to set the sensor in the wake-up and sleep mode:

- · Set the INT CONFIG 1 register to 64h.
- Set the DEVICE\_CONFIG\_2 register to 23h.
- If a threshold detection even occurs, the INT signal asserts low to wake-up the microcontroller. When INT goes low, perform the 16-bit T, X, Y, Z register read with one single read command (see Figure 8-11).

Submit Document Feedback



Figure 8-11. Wake-Up and Sleep Mode Operation With Back-Up Battery

## 8.2.1.3 Application Curves



Figure 8-12. Tamper Detection During Continuous Conversion

# 8.2.2 I<sup>2</sup>C Address Expansion

The TMAG5273 is offered in four different factory-programmed I<sup>2</sup>C addresses. The device also supports additional I<sup>2</sup>C addresses through the configuration of the I2C\_ADDRESS register. There are 7-bits to select 128 different addresses. Take system limitations like bus loading, maximum clock frequency, available GPIOs from a microcontroller, and so forth, in account before selecting maximum number of sensors in a single I<sup>2</sup>C bus.





Figure 8-13. TMAG5273 Application Diagram for I<sup>2</sup>C Address Expansion

# 8.2.2.1 Design Requirements

Use the parameters listed in Table 8-3 for this design example.

Table 8-2. Design Parameters

| PARAMETERS       | DESIGN TARGET |
|------------------|---------------|
| Device orderable | TMAG5273A1    |
| VCC              | 3.3 V         |

Submit Document Feedback

Instruments

| PARAMETERS                | DESIGN TARGET                                                                                       |
|---------------------------|-----------------------------------------------------------------------------------------------------|
| # of Devices in same bus  | 4 (same method can be used to expand the number of sensors in the $\mbox{\sc l}^2\mbox{\sc C}$ bus) |
| Design objective          | Optimize the # GPIO and component count                                                             |
| Current supply per sensor | 5-mA, supplied by a microcontroller GPIO                                                            |

### 8.2.2.2 Detailed Design Procedure

Select GPIO with current supply capability of 5-mA. Figure 8-13 shows that the SCL, SDA lines and INT pin can be shared. However, the function of the  $\overline{\rm INT}$  pin needs to be analyzed when shared by multiple sensors. As an example, if the sensors are configured to generate interrupt through the INT pin, the microcontroller needs to read all the sensors to determine which specific one sending the interrupt. Take the following steps sequentially to assign new I<sup>2</sup>C addresses to the four TMAG5273 shown in Figure 8-14:

- Turn on the GPIO#1 and wait until  $t_{start\ power\ up}$  time is elapsed.
- Address the device#1 with factory programmed address. Write to the I2C ADDRESS register to assign a new
- Turn on the GPIO#2 and wait until  $t_{start\_power\_up}$  time is elapsed.
- Address the device#2 with factory programmed address. Write to the I2C ADDRESS register to assign a new unique address.
- Turn on the GPIO#3 and wait until  $t_{\text{start power up}}$  time is elapsed.
- Address the device#3 with factory programmed address. Write to the I2C ADDRESS register to assign a new unique address.
- Turn on the GPIO#4 and wait until t<sub>start power up</sub> time is elapsed.
- Address the device#4 with factory programmed address. Write to the I2C ADDRESS register to assign a new unique address.

Repeat the above steps if there is a power outage or power-up reset condition.



Figure 8-14. Power-Up Timing and I<sup>2</sup>C Address Allocation for the Four Sensors

#### 8.2.3 Angle Measurement

Magnetic angle sensors are very popular due to contactless and reliable measurements, especially in applications requiring long-term measurements in rugged environments. The TMAG5273 offers an on-chip angle calculator providing angular measurement based off any two of the magnetic axes. The two axes of interest can be selected in the ANGLE EN register bits. The device offers angle output in complete 360 degree scale. Take several error sources into account for angle calculation, including sensitivity error, offset error, linearity error, noise, mechanical vibration, temperature drift, and so forth.



Figure 8-15. TMAG5273 Application Diagram for Angle Measurement

### 8.2.3.1 Design Requirements

Use the parameters listed in Table 8-3 for this design example.

**DESIGN PARAMETERS ON-AXIS MEASUREMENT OFF-AXIS MEASUREMENT** Device TMAG5273-A1 TMAG5273-A1 VCC 3.3 V 3.3 V **Device Position** Directly under the magnet At the adjacent side of the magnet Cylinder: 4.7625-mm diameter, 12.7-mm Cylinder: 4.7625-mm diameter, 12.7-mm Magnet thick, neodymium N52, Br = 1480 thick, neodymium N52, Br = 1480 Select the same range for both axes based Select the same range for both axes based Magnetic Range Selection off the highest possible magnetic field seen off the highest possible magnetic field seen by the sensor by the sensor **RPM** <600 <600

**Table 8-3. Design Parameters** 

## 8.2.3.2 Detailed Design Procedure

**Desired Accuracy** 

For accurate angle measurement, the two axes amplitudes must be normalized by selecting the proper gain adjustment value in the MAG\_GAIN\_CONFIG register. The gain adjustment value is a fractional decimal number between 0 and 1. The following steps must be followed to calculate this fractional value:

<2° for 360° rotation

- Set the device at 32x average mode and rotate the shaft full 360 degree.
- Record the two axes sensor ADC codes for the full 360 degree rotation.
- A normalized plot for the full 360 degree rotations are represented in Figure 8-17 or Figure 8-18.
- Measure the maximum peak-peak ADC code delta for each axis, A<sub>X</sub> and A<sub>Y</sub>.
- If A<sub>X</sub>>A<sub>Y</sub>, set the MAG\_GAIN\_CH register bit to 0b. Calculate the gain adjustment value for X axis:  $G_X = \frac{A_X}{A_X}$
- If  $A_X < A_Y$ , set the MAG\_GAIN\_CH register bit to 1b. Calculate the gain adjustment value for Y axis:  $G_X = G_X$
- The target binary gain setting at the GAIN\_VALUE register bits are calculated from the equation, G<sub>X</sub> or G<sub>Y</sub> = GAIN\_VALUE<sub>decimal</sub>/ 256.

**Example 1:** If  $A_X = A_Y = 60,000$ , the GAIN\_VALUE register bits are set at default 0000 0000b.

<2° for 360° rotation

www.ti.com

**Example 2:** If  $A_X$ = 60,000,  $A_Y$  = 45,000, the  $G_X$  = 45,000/60,000 =0.75. Set MAG\_GAIN\_CH to 0b and GAIN VALUE to 1100 0000b.

**Example 3:** If  $A_X$ = 45,000,  $A_Y$  = 60,000, the  $G_X$  = (60,000/45,000) =1.33. Since  $G_X$  >1, the gain adjustment needs to be applied to Y axis with  $G_Y = 1/G_X$ . Set MAG\_GAIN\_CH to 1b and GAIN\_VALUE to 1100 0000b.

#### 8.2.3.2.1 Gain Adjustment for Angle Measurement

Common measurement topology include angular position measurements in on-axis or off-axis angular measurements shown in Figure 8-16. Select the on-axis measurement topology whenever possible as this offers the best optimization of magnetic field and the device measurement ranges. The TMAG5273 offers on-chip gain adjustment option to account for mechanical position misalignments.



Figure 8-16. On-Axis vs. Off-Axis Angle Measurements

#### 8.2.3.3 Application Curves



#### 8.3 What to Do and What Not to Do

The TMAG5273 updates the result registers at the end of a conversion. I<sup>2</sup>C read of the result register needs to be synchronized with the conversion update time to avoid reading a result data while the result register is being updated. For applications with tight timing budget use the INT signal to notify the primary when a conversion is complete.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback



# 9 Power Supply Recommendations

A decoupling capacitor close to the device must be used to provide local energy with minimal inductance. TI recommends using a ceramic capacitor with a value of at least  $0.01 \, \mu F$ . Connect the TEST pin to ground.

# 10 Layout

# 10.1 Layout Guidelines

Magnetic fields pass through most nonferromagnetic materials with no significant disturbance. Embedding Hall effect sensors within plastic or aluminum enclosures and sensing magnets on the outside is common practice. Magnetic fields also easily pass through most printed-circuit boards (PCBs), which makes placing the magnet on the opposite side of the PCB possible.

# 10.2 Layout Example



Figure 10-1. Layout Example With TMAG5273

Submit Document Feedback

# 11 Device and Documentation Support

# 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, HALL-ADAPTER-EVM User's Guide (SLYU043)
- Texas Instruments, TMAG5273 Evaluation Manual user's guide (SLYU058)
- Texas Instruments, Angle Measurement With Multi-Axis Linear Hall-Effect Sensors application report (SBAA463)
- Texas Instruments, Absolute Angle Measurements for Rotational Motion Using Hall-Effect Sensors application brief (SBAA503)
- Texas Instruments, Limit Detection for Tamper and End-of-Travel Detection Using Hall-Effect Sensors application brief (SBOA514)

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 20-Oct-2021

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                      |         |
| TMAG5273A1QDBVR  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 52A1                 | Samples |
| TMAG5273A1QDBVT  | ACTIVE | SOT-23       | DBV                | 6    | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 52A1                 | Samples |
| TMAG5273A2QDBVR  | ACTIVE | SOT-23       | DBV                | 6    | 3000           | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 52A2                 | Samples |
| TMAG5273A2QDBVT  | ACTIVE | SOT-23       | DBV                | 6    | 250            | RoHS & Green | SN                            | Level-3-260C-168 HR | -40 to 125   | 52A2                 | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



# **PACKAGE OPTION ADDENDUM**

www.ti.com 20-Oct-2021

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 1-Oct-2021

# TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



# \*All dimensions are nominal

| All difficultions are norminal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|--------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                         | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TMAG5273A1QDBVR                | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TMAG5273A1QDBVT                | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TMAG5273A2QDBVR                | SOT-23          | DBV                | 6 | 3000 | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TMAG5273A2QDBVT                | SOT-23          | DBV                | 6 | 250  | 178.0                    | 9.0                      | 3.3        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 1-Oct-2021



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TMAG5273A1QDBVR | SOT-23       | DBV             | 6    | 3000 | 190.0       | 190.0      | 30.0        |
| TMAG5273A1QDBVT | SOT-23       | DBV             | 6    | 250  | 190.0       | 190.0      | 30.0        |
| TMAG5273A2QDBVR | SOT-23       | DBV             | 6    | 3000 | 190.0       | 190.0      | 30.0        |
| TMAG5273A2QDBVT | SOT-23       | DBV             | 6    | 250  | 190.0       | 190.0      | 30.0        |



SMALL OUTLINE TRANSISTOR



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side.

- 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. 5. Refernce JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated