## SPI

Most of this info is in the soc manual so when I refer to page number, it references to the manual (fe310-g002-manual-v19p05.pdf).

The board has 3 SPI instances (pg 10):

- 1. (SPI0) 1 is used for SPI flash it uses quad MISO (master rx) + MOSI (master tx) lines to transmit data for faster memory access SPI protocol is quad
- 2. (SPI1) 1 SPI has 1 MISO (master rx) + MOSI (master tx) lines SPI protocol is single
- 3. (SPI2) 1 SPI has dual MISO (master rx) + MOSI (master tx) lines SPI protocol is dual

For interfacing with external devices, we only have access to (SPI1). The address is  $0x1002\_4000 - 0x1002\_4fff$  (4MB memory space) (pg 85).

## SPI1

 $\label{eq:continuous} header\,pin\,\,16-GPIO\_10-SPI1\_SS3\,header\,pin\,\,15-GPIO\_9-SPI1\_SS2\,header\,pin\,\,13-GPIO\_5-SPI1\_SCK\,header\,pin\,\,12-GPIO\_4-SPI1\_MISO\,header\,pin\,\,11-GPIO\_3-SPI1\_MOSI\,header\,pin\,\,10-GPIO\_2-SPI1\_SS0$ 

For programming exernal sensors to SPI, we need to know the following:

-endianess of SPI -clock rate -protocol -# of bits per frame

SPI endianess is MSB (pg 90) SPI clock rate is less than 100 MHz (pg 84) SPI protocol is single # of bits per frame is 8

Here's example code used to implement SPI:

https://github.com/sifive/riscv-zephyr/blob/hifivel-revb/drivers/spi/spi\_sifive.h

https://github.com/sifive/riscv-zephyr/blob/hifivel-revb/drivers/spi/spi\_sifive.c

which looks like was originated from

https://github.com/sifive/freedom-metal/blob/master/src/drivers/sifive\_spi0.c