Title: Aging Capacitor Supported Cache Management Scheme for Solid State Drives

Name: Congming Gao

Institution: College of Computer Science, Chongqing University, Chongqing, China

Advisor: Liang Shi, Edwin H.-M. Sha

Email: albertgaocm@gmail.com

Address: Chongqing University, No.174 Shazhengjie, Shapingba, Chongqing, China

Estimated (or actual) graduation date: July, 2019

Whether the work has been presented at previous forums: No.

## **Dissertation:**

Solid state drives (SSDs) have adopted random access memory (RAM) as cache inside controller to achieve high performance. However, due to the volatility characteristic of RAM, there is a risk of data loss when sudden power supply interruption happens [1]. Capacitor has been suggested as one method by equipping it as interim power supplier to avoid the data loss issue [2][3]. During runtime, SSD's voltage supply is constantly monitored to determine the activation of capacitor. Once current voltage drops to a predefined threshold, the capacitor is activated to write dirty pages back to SSD. However, one of the key issues for the capacitor is the aging problem, which introduces decreased capacitance, especially from the impact of temperature [4]. With capacitor aging, once the remaining capacitance is not able to write all dirty pages back to flash memory, data loss happens.

The straightforward method to avoid the capacitor aging induced data loss is to bound the number of dirty pages in the cache. Two simple methods are able to achieve the bounding requirement based on two different dirty page synchronizing timings: The first method (Method 1) is to synchronize dirty pages back to SSD once the number of dirty pages reaches the capability of the capacitor. In this case, if write miss occurs, dirty pages should be synchronized based on least recently used (LRU) policy to release free space. That is, the missing request will be delayed. The second method (Method 2) is to synchronize dirty pages during idle time of SSDs to avoid the performance impact from above method. Once idle time is detected, dirty pages are synchronized as much as possible to minimize the number of dirty pages reside in the cache. However, in this case, it may introduce immaturely dirty page synchronization, and the lifetime of SSDs can be impacted. Figure 1 presents the normalized access latency and write amplification of abovementioned two methods. From the results, we have following observations: First, Method 1 has smaller write amplification, but introduces a high write access latency. Second, Method 2 has a much better access performance, but induces a high write amplification. In this case, we can find that the timing of synchronizing dirty pages should be carefully selected to improve both performance and lifetime.

In order to solve the above issue, an efficient cache management scheme for capacitor equipped SSDs is proposed. However, there are two challenges for this work: first, the number of dirty pages that the aged capacitor can synchronize back to SSDs, which is called dirty page budget, is unknown to the cache manager; second, the dirty page synchronizing timing is critical on the performance and lifetime of SSDs. As shown in Figure 2, there are two additional modules added in the SSD controller: Dirty Page Budget (DPBD) Detection and Smart Synchronizing Activation (SSA). In the framework, DPBD module is designed to acquire the dirty page budget, which is in charge of connecting power supply switch module and cache management module; SSA module is designed to smartly manage the dirty page synchronization, which connects with cache management module.

For DPBD module, the basic idea is to periodically synchronize the pages in the cache back to SSDs via interim power supplier. The process of the detection module is as follows: during the process of periodically synchronizing pages in the cache back to

SSDs, a page counter is used to record the number of synchronized pages. Once the capacitor is exhausted, the counter is determined as the dirty page budget. For SSA module, the basic idea is to synchronize dirty pages based on the acquired dirty page budget. If the number of dirty pages in the cache is approaching the budget, they should be synchronized as soon as

possible. Otherwise, they are delayed to avoid immature synchronization. Based on the proposed scheme, not only the number of dirty pages can be bounded below the dirty page budget, but also the synchronization induced performance and lifetime degradation can be minimized.





- (a)Normalized read/write latency.
- (b) Write amplification.

Figure 1: Normalized read/write latency and write amplification.



Figure 2: The framework of proposed approach.

## Reference and my Paper list:

- [1] M. Zheng, J. Tucek, F. Qin, and M. Lillibridge, "Understanding the robustness of ssds under power fault," in FAST, 2013.
- [2] "Power Loss Imminent (PLI) Technology," in Intel Corporation, 2014.
- $[3] \ Memblaze, ``Enhanced Power Failure Protection, ``http://www.memblaze.com/en/index.php?c=ajax\&a=test1.$
- [4] G. Alcicek, H. Gualous, P. Venet, R. Gallay, and A. Miraoui, "Experimental study of temperature effect on ultracapacitor ageing," in EPE, 2007.
- [5] **Congming Gao**, Liang Shi, Yejia Di, Qiao Li, Chun Jason Xue, Kaijie Wu and Edwin H.-M. Sha. "Exploiting Chip Idleness for Minimizing Garbage Collection Induced Chip Access Conflict on SSDs", in TODAES, 2017.
- [6] Cheng Ji, Li-Pin Chang, Liang Shi, **Congming Gao**, Chao Wu, Yuanggang Wang, Chun Jason Xue, "Lightweight Data Compression for Mobile Flash Storage", in EMSOFT, 2017.
- [7] **Congming Gao**, Liang Shi, Cheng Ji, Yejia Di, Kaijie Wu, Chun Jason Xue and Edwin H.-M. Sha. "Exploiting Parallelism for Access Conflict Minimization in Flash-based Solid State Drives", in TCAD, 2017.
- [8] Edwin H.-M. Sha, **Congming Gao**, Liang Shi, Kaijie Wu, Mengying Zhao and Chun Jason Xue. "Asymmetric Error Rates of Cell States Exploration for Performance Improvement on Flash Memory based Storage Systems", in TCAD, 2016.
- [9] Yejia Di, Liang Shi, Congming Gao, Kaijie Wu, Chun Jason Xue, Edwin H.-M. Sha. "Minimizing cell-to-cell interference by exploiting differential bit impact characteristics of scaled MLC NAND flash memories", in NVMSA, 2016.
- [10] Qiao Li, Liang Shi, **Congming Gao**, Kaijie Wu, Jason Chun Xue, Qingfeng Zhuge and H.-M. Edwin Sha. "Maximizing IO Performance via Conflict Reduction for Flash Memory Storage Systems", in DATE, 2015.
- [11] **Congming Gao**, Liang Shi, Kaijie Wu, Chun Jason Xue, and Edwin H.-M. Sha. "Exploit Asymmetric Error Rates of Cell States to Improve the Performance of Flash Memory Storage Systems", in ICCD, 2014.
- [12] **Congming Gao**, Liang Shi, Mengying Zhao, Chun Jason Xue, Kaijie Wu, and Edwin Sha. "Exploiting Parallelism in IO Scheduling for Access Conflict Minimization in Flash-based Solid State Drives", in MSST, 2014.