# Fence-RMR Tradeoff for Adaptive Algorithms

Ohad Ben-Baruch · Danny Hendler

the date of receipt and acceptance should be inserted later

Abstract Mutual exclusion is a fundamental distributed coordination problem. Shared-memory mutual exclusion research focuses on local-spin algorithms and uses the remote memory references (RMRs) metric. To ensure the correctness of concurrent algorithms in general, and mutual exclusion algorithms in particular, it is often required to prohibit certain re-orderings of memory instructions that may compromise correctness, by inserting memory fence (a.k.a. memory barrier) instructions. Memory fences incur non-negligible overhead and may significantly increase time complexity.

A mutual exclusion algorithm is adaptive to total contention (or simply adaptive), if the time complexity of every passage (an entry to the critical section and the corresponding exit) is a function of total contention, that is, the number of processes, k, that participate in the execution in which that passage is performed. We say that an algorithm A is f-adaptive (and that f is an adaptivity function of A), if the time complexity of every passage in A is O(f(k)). Adaptive implementations are desirable when contention is much smaller than the total number of processes, n, sharing the implementation.

An extended abstract of this paper appeared at PODC [8]. Partially supported by the Israel Science Foundation (grant 1749/14) and by the Lynne and William Frankel Center for Computing Science at Ben-Gurion University.

Ohad Ben-Baruch

Department of Computer-Science, Ben-Gurion University

$$\label{eq:Tel: optimizer} \begin{split} \text{Tel.: } +972(0)524261187 \\ \text{E-mail: bbohad@gmail.com} \end{split}$$

Danny Hendler

Department of Computer-Science, Ben-Gurion University

$$\label{eq:Tel:+972(0)864280387} \begin{split} \text{Tel.:} & +972(0)864280387 \\ \text{E-mail: hendlerd@cs.bgu.ac.il} \end{split}$$

**Keywords** Mutual exclusion, shared-memory, lower bounds, total store ordering, time complexity, remote memory reference (RMR)

Recent work [6] presented the first read/write mutual exclusion algorithm with asymptotically optimal complexity under both the RMRs and fences metrics: each passage through the critical section incurs O(log n) RMRs and a constant number of fences. The algorithm works in the popular Total Store Ordering (TSO) model. The algorithm of [6] is non-adaptive, however, and the authors posed the question of whether there exists an adaptive mutual exclusion algorithm with the same complexities.

We provide a negative answer to this question, thus capturing an inherent cost of adaptivity. In fact, we prove a stronger result: adaptive read/write mutual exclusion algorithms with constant fence complexity do not exist, regardless of their RMR complexity. This result follows from a general tradeoff that we establish for such algorithms, between the fence complexity and the growth rate of adaptivity functions. Specifically, we prove that the fence complexity of any such algorithm with a linear (or sub-linear) adaptivity function is  $\Omega(\log\log n)$ . The tradeoff holds for implementations that may use compare-and-swap operations, in addition to reads and writes.

We show that our results apply also to obstructionfree implementations of well-known objects, such as counters, stacks and queues.

## 1 Introduction

In the *mutual exclusion* problem, a set of processes must coordinate their accesses to a *critical section* (CS) so that, at any point in time, at most a single process is inside the CS. Introduced by Dijkstra in 1965 [12], the mutual exclusion problem is a fundamental Distributed Computing problem and is still the focus of intense research [2, 27].

For more than 20 years, shared-memory mutual exclusion research has investigated the remote memory references (RMR) complexity of local-spin mutual exclusion algorithms; much of this work focuses on (deterministic) read/write mutual exclusion (e.g. [11, 18, 19, 21, 28]). Anderson and Yang were the first to present an n-process mutual exclusion algorithm, where every passage (an entry to the critical section and the corresponding exit) incurs  $O(\log n)$  RMRs. This was shown to be optimal [4, 13].

A mutual exclusion algorithm A is adaptive, if its RMR complexity is a function of the number of active processes. More formally, an algorithm is f-adaptive to total contention (henceforth simply adaptive), if the RMR complexity of every passage is O(f(k)), where k denotes total contention, that is, the number of processes that participate in the execution. It is f-adaptive to interval contention (respectively, point contention) if the RMR complexity of every passage  $\mathcal{P}$  is O(f(k)), where k is the number of processes that are active during  $\mathcal{P}$  (respectively, the maximum number of processes that are concurrently active at some point in time during  $\mathcal{P}$ ). We call f the adaptivity function of A. Adaptive algorithms are superior to non-adaptive ones when the number of active processes is typically significantly smaller than n, the total number of processes.

Mutual exclusion algorithms are almost always designed under the assumption that memory accesses are atomic, i.e. linearizable [16], or at least sequentially consistent [22]. In practice, however, modern compilers optimize code so as to issue certain instructions out of order, based on the memory model supported by the architecture.

The memory model dictates which operation pairs can be reordered [1, Figure 8]. For example, the widely-supported total store ordering (TSO) model [23] ensures that writes are not reordered, but it is possible to perform a read from address a before a write to address  $b \neq a$  that is earlier in program order is performed.

The TSO model is supported by several common architectures, including SPARC [23] and x86 [10]. <sup>1</sup> It is weaker than sequential consistency, and hence, also weaker than linearizability.

To ensure the correctness of a concurrent algorithm, it is possible to prohibit the reordering of memory instructions, by inserting a *fence* (also called a *barrier*) instruction between them. The use of fences was shown

to be unavoidable for read/write mutual exclusion algorithms [5].

Since memory fences incur significant overhead, the number of fence instructions incurred by each passage of an algorithm (henceforth called its *fence complexity*) is a significant contributor to its time complexity, alongside the algorithm's RMR complexity.

Recent work by Attiya, Hendler and Levy [6] presented the first TSO mutual exclusion algorithm that is optimal in terms of both its RMR and fence complexities: each passage incurs a logarithmic number of RMRs and a constant number of fences. Their algorithm is not adaptive, however, and they posed the question of whether an adaptive TSO mutual exclusion algorithm with the same RMR and fence complexities exists. This is the question that we address in this work.

## Our Contributions

We provide a negative answer to the question posed by [6]. In fact, we prove a stronger result: read/write mutual exclusion algorithms with constant fence complexity cannot be adaptive to total (hence also to intervalor point-) contention. This impossibility result holds regardless of the RMR complexity of the algorithm.

Our result follows from a general tradeoff that we establish between the fence complexity and the growth rate of adaptivity functions. Specifically, we prove that the fence complexity of any read/write algorithm with a linear (or sub-linear) adaptivity function is  $\Omega(\log\log n)$ . Our results apply for both the cache-coherent (CC) and the distributed shared-memory (DSM) models.

Following [6, 15], our tradeoff applies also to algorithms that may use *comparison* primitives, such as *compare-and-swap* (CAS), in addition to reads and writes. We show that our results also hold for obstruction-free [17] implementations of well-known objects, such as counters, stacks and queues.

Our results establish a time complexity separation between adaptive and non-adaptive implementations, thus capturing an inherent cost incurred by adaptive algorithms in the TSO model.

The rest of this article is organized as follows. The model we use and required definitions are provided in Section 2. An overview of our proofs and results is presented in Section 3. Full and detailed proofs are presented in Section 4. Section 5 discusses additional objects such as stacks and queues. The paper is concluded with a short discussion in Section 6.

 $<sup>^{1}\,</sup>$  Owens, Sarkar and Sewell [24] prove Intel x86 is equivalent to Sparc TSO.

#### 2 Model and Definitions

We assume the standard asynchronous shared memory model [16], in which a set of processes P communicate by applying operations to a set of shared variables V, each of which is assigned an initial value. We consider both the *cache-coherent* (CC) and the *distributed shared-memory* (DSM) computation models [2].

In the DSM model, each processor owns a segment of shared memory that can be locally accessed without traversing the processor-to-memory interconnect. Thus, every variable is permanently *local* to a single processor and *remote* to all others.<sup>2</sup> An access of a remote variable is a *remote memory reference* (RMR).

In the CC model, each processor maintains copies of shared variables inside its private cache, whose consistency is ensured by a coherence protocol. Our results apply to both the write-through and write-back [26] CC coherence protocols. Quoting from [14]: "In a write-through protocol, to read a variable v a process p must have a (valid) cached copy of v. If it does, p reads that copy without causing an RMR; otherwise, p causes an RMR that creates a cached copy of v. To write v, p causes an RMR that invalidates (i.e., effectively deletes) all other cached copies of v and writes vto main memory. In a write-back protocol, each cached copy is held in either shared or exclusive mode. To read a variable v, a process p must hold a cached copy of v in either mode. If it does, p reads that copy without causing an RMR. Otherwise, p causes an RMR that: (a) eliminates any copy of v held in exclusive mode, typically by downgrading the status to shared and, if the exclusive copy was modied, writing v back to memory; and (b) creates a cached copy of v held in shared mode. To write v, p must have a cached copy of v held in exclusive mode. If it does, p writes that copy without causing RMRs. Otherwise, p causes an RMR that: (a) invalidates all other cached copies of v and writes any modied copy held in exclusive mode back to memory; and (b) creates a cached copy of v held in exclusive mode."

Our model assumes that each variable is permanently local to  $at\ most$  a single process (and remote to all others) and thus applies to both DSM and CC systems. For variable v, we denote by owner(v) the process to which v is local. We write  $owner(v) = \perp$  if v is remote to all processes, which is always the case in the CC model. Notice that accessing a remote variable does not necessary generates an RMR (depending on

the model), but simply implies that the variable is not part of the process's private segment (if there is such).

An event e is a read or write operation by some  $p \in P$  issued to a variable  $v \in V$ . The event e includes the value read or written. We write e = read(v) (write(v)) if e is a read (write) operation issued to variable v. Later we extend the definition of an event by defining new types of special events, that are used for modelling the mutual exclusion problem in the TSO model.

An execution fragment is a (finite or infinite) sequence of events. We use  $\langle \rangle$  to denote the empty execution fragment. An execution is an execution fragment that starts from the initial configuration, resulting when processes apply operations to the implemented object as they execute their algorithm. If a process has not completed its operation, it has exactly one enabled event, which is the next event it will execute, as specified by the algorithm it is using. We consider finite execution fragments, unless otherwise specified. Let Eand F be two execution fragments. The execution fragment EF denotes the concatenation of E and F. If Eand EF are executions, we say that F is an extension of E. We say that F is a sub-execution of E, and write  $F \leq E$ , if F is a (possibly non-contiguous) subsequence of E's events. For a set of processes Y, we denote by  $E^{-Y}$  the execution fragment obtained from E by removing all the events issued by processes in Y and say that the processes of Y are erased from E. We denote by  $E \mid Y$  the execution fragment obtained from E by removing all the events issued by processes not in Y (i.e., only the events issued by processes in Y are retained). When  $Y = \{p\}$ , we use the notation  $E^{-p}$  and  $E \mid p$ .

#### Fact 1.

1. 
$$(E_1E_2)^{-Y} = E_1^{-Y}E_2^{-Y}$$
  
2.  $(E^{-Y})^{-Z} = E^{-Y \cup Z}$ 

## TOTAL STORE ORDERING (TSO)

We now present an operational model for the behavior of a shared-memory system with relaxed memory ordering, which is a simplified version of the model used by Park and Dill [25].

A set of n processes,  $p_1, \ldots, p_n$ , each with its own abstract write buffer, execute read and write memory operations in the order specified by their algorithm, called program order. Write operations may be delayed and executed after read operations following them in program order. This is modeled by having write operations go to the write buffer rather than directly to shared memory.

A configuration describes the state of a system: It contains the local state of each process, including its

<sup>&</sup>lt;sup>2</sup> For simplicity and without loss of generality, we assume that each of the processes participating in the algorithms we consider runs on a unique processor.

location in its algorithm and the contents of its write buffer. It also contains the value of each shared variable. In the *initial configuration*, all processes are in their initial state and their write buffers are empty; all shared variables hold their initial values.

In each step, a scheduling adversary picks a process and then decides whether to let it execute another event according to its algorithm or to *commit* the first write operation in its write buffer (if any). In the latter case, the write is committed by changing the value of the respective shared variable to the parameter of the write (we say that the write becomes visible) and removing the write operation from the buffer. We say that the write operation is *committed* at this step and the execution is extended by a write commit event.

What happens when a process p issues an event depends on the type of the event:

- 1. A fence event e forces the adversary to commit all the writes in p's write buffer (if any) in the order they were issued. That is, whenever the adversary schedules p, it commits the next write from p's write buffer, as long as the buffer is not empty. We say that process p completes fence e in execution E if all the writes that were in p's write buffer when e was issued by p were committed in E.
- 2. A write operation is placed at the end of the write buffer. The write operation is *issued* at this event but is not yet made visible to other processes. It will only be made visible once the execution is extended by a corresponding commit event.
- 3. A read operation returns the value of the variable and the process changes its local state accordingly. If there is a write to this variable in the write buffer, the value is read from the last such write; otherwise, if there is a (valid) cached copy of the variable in the process's private cache, the value is read from that copy; otherwise, the value of the variable is read from shared memory. The read operation is *issued* at this event.

For simplicity, we split the fence instruction into two successive fence events: a BeginFence event, immediately followed (in program order) by an EndFence event. BeginFence initiates the execution of a fence as described above. EndFence signifies that the fence execution has finished, that is, the write buffer of the process that performed the fence is now empty. For execution E and process P, we say that P is executing a fence after E, if the last fence event by P in E is BeginFence. Note that if P is executing a fence after E, then the only event P is allowed to execute is the next write in its write buffer, or EndFence if the buffer is empty. Hence, if P is executing a fence after E, we write E we write E otherwise we write

mode(p, E) = read. We say that p completed i fences in E if p executed i EndFence events in E, that is p executed to completion i fences in E.

In our construction, we only consider executions in which, whenever the scheduler picks a process p for the next step, it will always let it execute another event rather than commit a write from its write buffer, as long as p is in between fences (i.e., not executing a fence). That is, the scheduler delays committing writes from the write buffer as long as possible. Hence, a process' mode indicates whether it is executing a fence (if the process is in write mode), in which case it may only commit writes from its write buffer, or it is in between fences (if the process is in read mode), in which case all its writes are delayed and the only shared memory operations performed on its behalf are reads.

Let E be an execution fragment. We write p = writer(v, E), and say that p is visible on v after E, if p is the last process to commit a write to v in E. We write  $writer(v, E) = \bot$  if there exists no such p. We say that an event  $e \in E$  by process p accesses a variable v if either 1) e commits a write to v, or 2) e is a read event to v that is performed when p's write-buffer does not contain a copy of v. Thus, events that issue writes to the write-buffer or read from the write-buffer are not considered variable accesses. We say that process p accesses variable v in E if there is an event by p in E that accesses v. We denote by accessed(v, E) the set of processes that accessed v in E.

A (read or write) event  $e \in E$ , executed by process p, is a remote event in E if it accesses a variable that is remote w.r.t. p, otherwise it is a local event. Notice that a remote event is not necessarily an RMR, as it might be that p has a valid copy of v in its cache. However, such an event has the potential of generating an RMR, and as such the proof will focus on such events. Whether or not an event is a remote access is determined based on the history of the process executing e, as stated below.

**Fact 2.** Let E and F be two execution fragments and let p be a process such that  $E \mid p = F \mid p$ . Then for any event  $e \in E$  by p, e is a remote event in E if and only if e is a remote event in F.

We now capture the extent by which processes are aware of the participation of other processes in an execution. We do so by adapting a definition used for this purpose by [3].

**Definition 1** We say that p is aware of q after E if either p = q or if there is an event  $e \in E$  by p that reads a variable v such that one of the following holds:

- 1. the last process to commit write to v before e is q;
- 2. the last process to commit write to v before e is r, and r is aware of q at the time it issued that write.

The awareness-set of p after E, denoted by AW(p, E), is the set of processes that p is aware of after E.

Intuitively, a process p is aware of the participation of another process q in an execution if there is (either direct or indirect) information flow from q to p in that execution via shared memory. For simplicity and without loss of generality, we assume that different write events write different values. Notice that the awareness-set of a process can only be extended along an execution. Moreover, it follows from Definition 1 that whenever a process p reads a variable p last written by some process p, all the processes that belonged to p awareness set when it issued this write to p are added to p awareness set.

#### Mutual Exclusion Systems

Each process p has a private variable  $section_p$  that signifies which section in the mutual exclusion algorithm p is currently in.  $section_p$  is initially ncs, indicating that p is in the non-critical section. There are three transition events which each process p may execute:

- 1.  $Enter_p$  causes p to transit from its non-critical section to its entry section and sets  $section_p = entry$ . This event is enabled if and only if  $section_p = ncs$ .
- 2.  $CS_p$  causes p to transit from its entry section to its exit section and updates  $section_p = exit$ . (For notational simplicity and WLOG, we assume that the execution of the critical section is instantaneous.) This event is enabled only if  $section_p = entry$ .
- 3.  $Exit_p$  causes p to transit from its exit section to its non-critical section and updates  $section_p = ncs$ . This event is enabled only if  $section_p = exit$ .

For execution E and process p, we let status(p, E) denote the value of  $section_p$  after E. A mutual exclusion system is required to satisfy the following properties:

**Exclusion** For any execution E, if both  $CS_p$  and  $CS_q$  are extensions of E, then p = q.

**Progress** Given an execution E, let  $X = \{q \in P | status(q, E) \neq ncs\}$ . If  $X = \{p\}$ , then there exists a solo extension F by p such that  $EFExit_p$  is an execution.

The exclusion property prevents multiple criticalsection events from being simultaneously enabled. If two events  $CS_p$  and  $CS_q$  are simultaneously enabled after an execution E, then mutual exclusion may be violated. The exclusion property states that such a situation does not arise. The progress property we use was defined in [4] and is called *weak obstruction-freedom*. It is implied by deadlock-freedom and obstructionfreedom [17], although it is strictly weaker than both. In particular, it permits livelock. This weaker progress condition is sufficient for our proofs.

Next, we define the notion of a *critical event* and explain the relation between a critical event and an RMR in different cache-coherence protocols.

**Definition 2** Let  $E = E_1 e E_2$  be an execution fragment, where e is an event by process p. We say that e is a *critical event* in E if one of the following holds:

critical read: e is a remote read of v and this is the first remote read of v by p (i.e.,  $E_1$  does not contain a remote read of v by p).

critical write: e commits a remote write to v and  $writer(v, E_1) \neq p$  (i.e., e is the first remote write commit to v by p in E, or e overwrites a value committed to v by another process).

In the DSM model, each critical event generates an RMR since it accesses a remote variable. In the CC model with a write-through coherence protocol, write commits always generate an RMR. In the CC model with a write-back protocol, if  $writer(v, E_1) = q \neq p$ then a copy of v is stored in the local cache of q, thus pmust invalidate or update the cached copy of v, generating an RMR. It follows that in both the write-through and write-back protocols, a critical write and a critical read that is the first access of v by p are both RMRs. A first write followed by a first read are two critical events, but the read does not necessarily generate a cache miss. Nevertheless, since the first write is always an RMR, at least half of all critical events are RMRs. Consequently, if A is f-adaptive then each process may encounter at most 2f(k) critical events during a single passage, where k is total contention. We therefore assume in the following for simplicity that f(k) bounds the number of critical events incurred by a process during a single passage.

Observe that whether an event is considered critical depends on the particular execution that contains the event, and specifically on the process that executes the event and the prefix of the execution preceding the event. Consequently, when saying that an event is (or is not) critical, the execution containing the event must be specified.

# 3 Proof Overview

We now provide a detailed overview of our proofs. This is then followed by the full proofs.

We fix an f-adaptive mutual exclusion system  $\mathcal{A}$ . Our goal is to construct an execution in which there is a process that executes "many" fences while attempting to gain access to the critical section. The number

of fences will be a function of f. We first present the definition of an invisible-set, a key notion in the constructing of this execution.

Given an execution E, we define two sets of processes. Active processes, denoted by Act(E), is the set of processes that start a passage in E and are yet to complete it. Informally, an active process is a process in its entry section, trying to enter its critical section. Finished processes, denoted by Fin(E), is the set of processes that completed a passage in E.

**Definition 3** Let E be an execution and INV be a set of processes such that  $INV \subseteq Act(E)$ . We say that INV is an invisible set (IN-set), and we call a process in INV an invisible process, if the following conditions hold:

**IN1:**  $\forall p \in P : AW(p, E) \cap INV \subseteq \{p\}$ Informally, no process is aware of any invisible process other than itself.

**IN2:**  $\forall p \in INV : status(p, E) = entry.$  informally, all invisible processes are in the entry section.

**IN3:**  $\forall Y \subseteq INV$ , and for any  $e \in E^{-Y}$ : e is a critical event in  $E^{-Y}$  if and only if e is a critical event in E. Informally, erasing invisible processes does not affect the criticality of remaining events.

**IN4:** For event  $e \in E$  by process p, if p accesses a remote variable v in e then  $owner(v) \notin Act(E)$ . Informally, if a process p accesses a remote variable v local to some process q, then q is not an active process.

**IN5:**  $\forall v \in V : \text{If } |Accessed(v, E) \cap Act(E)| > 1 \text{ then } writer(v, E) \notin INV.$ 

Informally, if variable v has been accessed by more than a single active process, then v was not last written by an invisible process.

IN1 ensures that no process is aware of any invisible process (other than itself). This property allows us to erase any invisible process, that is, to remove its events from the execution. IN2 ensures that all invisible processes are in their entry section, trying to gain access to the critical section. IN3 ensures that erasing invisible processes does not affect the number of critical events executed so far by processes that remain active. IN4 ensures that no process can become aware of an invisible process by reading a variable local to it. Let p be an invisible process that is visible on some variable v; IN5 ensures that if we need to erase p from the execution, no other invisible process becomes visible on v. Note that any subset of an IN-set is itself an IN-set.

The proof mostly consider "regular" executions. Informally, these are executions where all active processes are invisible and in their entry section.

**Definition 4** An execution E is regular if Act(E) is an IN-set of E.

Our construction starts with an execution  $H_0$  where every process p executes the  $Enter_p$  event only. We then inductively construct longer and longer executions  $H_i$ , for i>0. In execution  $H_i$ , exactly i processes complete a passage through the CS and all active processes complete exactly i fences and issue exactly  $l_i$  critical events, for some  $l_i \leq f(i)$ . Our goal is to extend the execution so that as many processes as possible perform an additional fence.

The TSO model allows to delay the execution of writes until a fence is performed, and these writes may be preceded by reads that follow them in program order. This makes it possible to construct executions in which reads always precede writes in-between fences. In turn, this execution structure allows us to restrict the knowledge gained by processes in-between fences and to retain a sufficiently large IN-set. Technically, the inductive construction of execution  $H_{i+1}$  from  $H_i$  is composed of a read phase, a write phase, and a regularization phase (see Figure 1).

Read phase: In the read phase, we iteratively extend the execution by allowing active processes to preform additional critical reads. Starting with regular execution  $G_0 = H_i$ , we construct executions  $G_1, G_2, \ldots, G_s$ . For k > 0,  $G_k$  is an extension of  $G_{k-1}$  in which all active processes run until they are about to execute a critical read (Lemma ?? establishes that such an extension exists) and then these reads are interleaved. Each such extension may require erasing a constant fraction of the active processes in order to eliminate information flow, such that the resulting execution is regular (see Claim ??). We prove that executions  $G_k$ , for  $k \in \{0, \ldots s\}$ , satisfy the following conditions (see Lemma ??):

- (1)  $G_k$  is a regular execution;
- (2) Each  $p \in Act(G_k)$  executes  $l_i + k$  critical events in  $G_k$ ;
- (3) Each  $p \in Act(G_k)$  completes i fences and does not yet issue its (i+1)'th fence event in  $G_k$ ;
- (4)  $Fin(G_k) = Fin(H_i);$
- (5)  $|Act(G_k)| \ge (|Act(G_{k-1})| 1)/10$ .

A key point in the proofs is to bound from above the number of iterations, s, required before all remaining active processes are about to issue their next fence event. Informally, this is done by using the following argument. Active processes are unaware of each other (since they belong to an IN-set) and may only become aware of finished processes. Consequently, the number of critical reads each of them may execute is bounded from above by a function of  $i = |Fin(G_k)| = |Fin(H_i)|$ 



Fig. 1: Structure of inductive construction. Gray-colored lines show events executed by erased processes.

(an explicit bound is given in Claim ??). This follows from the fact that processes are allowed at most f(i) critical events, since the algorithm is f-adaptive. Therefore, if a sufficient number of processes start the read phase, eventually a large subset of processes cannot execute additional reads and must commit their writes by executing a fence. The resulting execution is denoted by  $J_0$ , whereupon the read phase ends and a write phase beings.

Write phase: The write phase determines the order in which writes, issued by active processes since their previous fence was completed (or since they began their execution if this is the first fence), are committed. We iteratively extend the execution by allowing active processes to preform additional critical writes.

Starting with  $J_0$ , we iteratively construct executions  $J_1, J_2, \ldots, J_t$ . We prove that each of the executions  $J_0, \ldots, J_t$  satisfies the following conditions (see Lemma ??):

- (1)  $J_k$  is a semi-regular execution, in which multiple writes by active processes to the same variable (if any) are ordered in increasing order of process ID;
- (2) Each  $p \in Act(J_k)$  executes  $l_i + s + k$  critical events in  $J_k$ ;
- (3) Each  $p \in Act(J_k)$  completes i fences and did not yet complete its (i+1)'th fence in  $J_k$ ;
- (4)  $Fin(J_k) = Fin(H_i);$
- (5)  $|Act(J_k)| \ge \sqrt{|Act(J_{k-1})|}/4(l_i + s + k)$ .

For k > 0,  $J_k$  is an extension of  $J_{k-1}$  in which we let each process run until it is about to perform another critical write. We consider two cases according to where processes are about to write to. In the *low-contention* 

case, at least a square root fraction of the active processes are about to commit writes to different variables. In this case we retain a single process per such variable v (erasing all other processes accessing v) and eliminate future information flow by erasing a fraction of the retained processes. The size of this fraction is a function of the number of critical events each process executed so far. In the high-contention case, there is a variable v such that at least a square root fraction of the processes are about to commit their write to v. In this case we erase the rest of the processes and then allow these processes to commit their writes to v in an increasing order of their IDs.

Our construction of write phases is similar to a construction by Kim and Anderson [21], but unlike it, we consider fence complexity in addition to RMR complexity. Moreover, in our construction unlike in [21], writes committed during the same write phase are scheduled such that the process with the highest ID is visible on all of the phase' high-contention variables, if any; this is guaranteed by the second part of Condition (1) above and is essential for obtaining our tradeoff.

Technically, this requires that some intermediate executions constructed during the write phase are allowed to be semi-regular but not regular: they violate invariant IN5 of Definition 4, since the last writer of high-contention variables is only allowed to finish its passage at the end of the phase. Ensuring the regularity of these intermediate executions would have required a large subset of processes to finish their passage (one per every high-contention write), which would weaken our complexity tradeoff.

Processes do not gain new information in the course of a write phase, since they only commit writes. Using the same argumentation as for the read phase, if a sufficient number of active processes start the phase, eventually a sufficiently large subset of these processes complete another fence (resulting in execution  $L_0$ ) and the write phase terminates (an explicit bound is given in Claim 4.1).

Regularization phase: The regularization phase transforms the semi-regular (and possibly not regular) execution constructed by the write phase,  $L_0$ , into a regular execution. This is done by letting the active process with the largest ID, denoted  $p_{max}$ , finish its passage. Since  $p_{max}$  is visible on all the high-contention variables of the write-phase (if any),  $Act(L_0) \setminus p_{max}$  is an IN-set.

Starting with  $L_0$ , we construct executions  $L_1, L_2, \ldots, L_m, H_{i+1}$ . We prove that each of the executions  $L_0, \ldots, L_m$  satisfies the following conditions (see Lemma ??):

- (1)  $Act(L_k)$  can be written as  $W_k \cup \{p_{max}\}$  (where  $p_{max} \notin W_k$ );
- (2)  $W_k$  is an IN-set of  $L_k$ ;
- (3)  $p_{max}$  executed  $l_i + s + t + k$  critical events in  $L_k$ ;
- (4) Each  $p \in W_k$  executed  $l_i + s + t$  critical events in  $L_k$ ;
- (5) Each  $p \in W_k$  completed i + 1 fences in  $L_k$  and did not yet issue its (i + 2)'nd fence event;
- (6)  $Fin(L_k) = Fin(H_i);$
- (7)  $|Act(L_k)| \ge |Act(L_{k-1})| 1$ .

For  $k \in \{1, ..., m\}$ , we construct  $L_k$  from  $L_{k-1}$  by letting  $p_{max}$  run until it either terminates or until it is about to execute a critical event e. In the latter case, in order to prevent information flow, we may need to erase the active process that owns the remote variable accessed by e or that is the last to have written to it (by Claim ??, there is at most a single such process).

All of the active processes but  $p_{max}$  form an IN-set of the resulting execution (Claim ??), thus  $p_{max}$  is not aware of any other active process in executions  $L_k$ , for  $0 \le k \le m$ . Consequently, the number of critical events  $p_{max}$  may execute is a function of i, thus the number of intermediate executions constructed in the course of the regularization phase, m, is bounded from above, and eventually  $p_{max}$  finishes its passage (an explicit bound is given in Claim ??). The resulting execution, denoted  $H_{i+1}$ , is regular, and each active process finished i+1 fences. This completes the inductive step of our construction. We present the full proofs in Section 4.

## 3.1 Results

In Section 4, we prove the following theorem:

**Theorem 1** Let  $\mathcal{A}$  be an N-process weak obstruction-free f-adaptive implementation of a mutual-exclusion lock and let  $i \in \mathbb{N}$  be such that  $f(i) \leq \frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i)+2i}}$ . Then there exists an execution H whose total contention is i+1 and a process p such that p executes i fences in H during a single passage of its CS.

We then show (in Section 5) that a weak obstruction-free mutual exclusion lock can be easily implemented from a weak obstruction-free implementation of a counter, a stack or a queue. Moreover, the implementation is such that any passage through the CS invokes a single operation on the respective object (fetch&increment, dequeue or pop) and has the same asymptotic RMR and fence complexities (see Lemma 4). It follows that Theorem 1 holds for counter, stack and queue as well.

Corollary 1 There exists no weak obstruction-free implementation of an adaptive mutual exclusion lock, counter, stack or queue with O(1) fence complexity.

*Proof.* Assume towards a contradiction that there exists such an f-adaptive algorithm  $\mathcal{A}$ , for some function f, such that no process executes c or more fences during a single passage/operation, for some constant c. We

choose large enough N such that  $f(c) \leq \frac{N^{-}}{f(c)! \cdot 4^{f(c)+2c}}$ . By Theorem 1, there exists an execution H and a process p such that p executes c fences in H during a single passage/operation, contradicting our assumption.  $\square$ 

Kim and Anderson prove that a sub-linear adaptivity function is impossible [21]. We now present a lower bound on the fence complexity of the family of algorithms whose adaptivity function is linear.

Corollary 2 Let A be an N-process f-adaptive implementation of a mutual-exclusion lock, counter, stack or queue, such that f is a linear function, that is  $f(i) = c \cdot i$  for some constant c. Then the fence complexity of A is  $\Omega(\log \log N)$ .

*Proof.* By Theorem 1, it suffices to prove that for  $i = \Omega(\log \log N)$  the inequality  $f(i) \leq \frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i)+2i}}$  holds, thus there exists an execution H and a process p that executes  $i = \Omega(\log \log N)$  fences during a single passage/operation in H.

$$\begin{aligned} c \cdot i \cdot (c \cdot i)! \cdot 4^{c \cdot i + 2i} &\leq N^{2^{-c \cdot i}} \\ \log(c \cdot i \cdot (c \cdot i)! \cdot 4^{c \cdot i + 2i}) &\leq 2^{-c \cdot i} \cdot \log N \\ \log\log(c \cdot i \cdot (c \cdot i)! \cdot 4^{c \cdot i + 2i}) &\leq -c \cdot i + \log\log N \\ \log\log(c \cdot i \cdot (c \cdot i)! \cdot 4^{c \cdot i + 2i}) + c \cdot i &\leq \log\log N. \end{aligned}$$

The right-hand side of the above inequality can be bounded from above as follows:

$$\log \log(c \cdot i \cdot (c \cdot i)! \cdot 4^{c \cdot i + 2i}) + c \cdot i \le$$

$$\log \log((c \cdot i)^{2 \cdot c \cdot i}) + c \cdot i =$$

$$\log(2 \cdot c \cdot i) + \log \log(c \cdot i) + c \cdot i \le 3 \cdot c \cdot i.$$

It follows that the inequality holds for  $i = \frac{1}{3c} \log \log N = \Omega(\log \log N)$  and the claim follows.  $\square$ 

A similar computation is used to prove the following lower bound.

Corollary 3 Let A be an N-process f-adaptive implementation of a mutual-exclusion lock, counter, stack or queue, such that f is an exponential function, that is  $f(i) = 2^{c \cdot i}$  for some constant c. Then the fence complexity of A is  $\Omega(\log \log \log N)$ .

Proof. By Theorem 1, it suffices to prove that, for some  $i = \Omega(\log\log\log N)$ , the inequality  $f(i) \leq \frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i)+2i}}$  holds, thus there exists an execution H and a process p such that p executes  $i = \Omega(\log\log\log N)$  fences during a single passage/operation in H.

$$\begin{aligned} 2^{c \cdot i} \cdot 2^{c \cdot i}! \cdot 4^{2^{c \cdot i} + 2i} &\leq N^{2^{-2^{c \cdot i}}} \\ \log (2^{c \cdot i} \cdot 2^{c \cdot i}! \cdot 4^{2^{c \cdot i} + 2i}) &\leq 2^{-2^{c \cdot i}} \cdot \log N \\ \log \log (2^{c \cdot i} \cdot 2^{c \cdot i}! \cdot 4^{2^{c \cdot i} + 2i}) &\leq -2^{c \cdot i} + \log \log N \\ \log \log (2^{c \cdot i} \cdot 2^{c \cdot i}! \cdot 4^{2^{c \cdot i} + 2i}) &+ 2^{c \cdot i} &\leq \log \log N. \end{aligned}$$

The right-hand side of the above inequality can be bounded from above as follows:

$$\begin{split} \log \log (2^{c \cdot i} \cdot 2^{c \cdot i}! \cdot 4^{2^{c \cdot i} + 2i}) + 2^{c \cdot i} &\leq \\ \log \log ((2^{c \cdot i})^{2 \cdot 2^{c \cdot i}}) + 2^{c \cdot i} &= \\ c \cdot i + 1 + \log (c \cdot i) + 2^{c \cdot i} &\leq 2^{c \cdot i + 1}. \end{split}$$

It follows that the inequality holds for  $i=\frac{1}{c}(\log\log\log N-1)=\Omega(\log\log\log N)$  and the claim follows.  $\Box$ 

# 4 Full Lower Bound Proofs

We start by stating a claim and a lemma that are required for arguing about the properties of our construction, which we specify in a formal manner later. The proofs are technical and appear in the appendix.

**Claim 1.** Let E be an execution fragment and  $e \in E$  be an event issued by some process p.

- Assume e is not critical in E, and let F be an execution fragment such that F ≤ E and F | p = E | p.
   Then e is not critical in F.
- Assume e is critical in E, and let F be an execution fragment such that E ≤ F and F | p = E | p. Then e is critical in F.

**Lemma 1** Let E be an execution, INV be an IN-set of E and  $Y \subseteq INV$ .

Define  $F = E^{-Y}$ . Then the following hold:

- 1. F is an execution;
- 2.  $Act(F) = Act(E) \setminus Y \text{ and } Fin(F) = Fin(E);$
- 3.  $INV \setminus Y$  is an IN-set of F;
- 4. Each  $p \in Act(F)$  executes the same critical events in F and in E.

The proof of the following theorem appears in [9].

**Theorem 2 (Turán)** Let  $\mathcal{G} = (V, E)$  be an undirected graph, with vertex set V and edge set E. If the average degree of  $\mathcal{G}$  is d, then an independent set exists with at least  $\lceil |V|/(d+1) \rceil$  vertices.

We now prove a tradeoff between the fence complexity and the adaptivity function f. We start with the regular execution  $H_0$  in which each process p have executed the  $Enter_p$  event only, hence  $Act(H_0) = P$  and  $Fin(H_0) = \emptyset$ . We then build longer executions  $H_1, H_2, \ldots$  inductively. At each induction step, we construct  $H_{i+1}$  from  $H_i$  using three phases: read, write, and regularization.

Every induction step starts with an execution  $H_i$  that meets the following conditions:

- (a)  $H_i$  is a regular execution;
- (b) Each  $p \in Act(H_i)$  executes  $\ell_i$  critical events in  $H_i$ , for some  $\ell_i \leq f(i)$ ;
- (c)  $|Fin(H_i)| = i$ ;
- (d) Each  $p \in Act(H_i)$  completes i fences in  $H_i$  and  $mode(p, H_i) = read$ .

First notice that  $H_0$  satisfies all the above conditions with  $\ell_0 = 0$ . Assume we already constructed  $H_i$  satisfying the conditions above. For simplicity, we slightly abuse notation and denote  $\ell = \ell_i$  and  $H = H_i$  through the rest of this section.

#### 4.1 Read phase

Consider  $p \in Act(H)$ . H is a regular execution, thus by Lemma 1 with  $E' \leftarrow H$  and  $Y' \leftarrow Act(H) \setminus \{p\}$  we have an execution  $H_p = H^{-Act(H)\setminus \{p\}}$ . That is,  $H_p$  is the execution H where we erase all active processes but p. It follows that  $Act(H_p) = \{p\}$ . By the progress property there is a solo extension of  $H_p$  by p until it finish its passage. Since  $mode(p, H_p) = read$  and  $status(p, H_p) = enter$  it follows that p performs this solo run until it either start a fence, of it finish the entry section. Let  $\alpha_p$  be this prefix, that is, a solo extension of  $H_p$  by p until its next event  $f_p$  is either BeginFence or  $CS_p$ . By its definition, p only allowed to read from the shared memory along  $\alpha_p$ , as all writes are stored in the write buffer, and the scheduler delay their commits to the next fence instruction.

We would like to extend H with the different  $\alpha_p$  in some order. However, it might be that a solo run of p starting from H is different then  $\alpha_p$  - in a solo starting from H p may read a variable last written to by a process in  $Act(H) \setminus \{p\}$ , and therefore perform a different run. In order to overcome this problem, the read phase will construct a set of processes P' out of Act(H) such that processes in this set do not collide, that is, no process in P' reads a variable in  $\alpha_p$  such that a different process in P' is visible on this variable in H. This will allow us to erase all processes not in P' from H and then extend it with the runs  $\alpha_p$  of processes in P' in any order that we want, as these runs do not collide. We construct this set in an inductive manner.

In the read phase we have a sequence of sets  $Act(H) = P_0 \supseteq P_1 \supseteq \dots P_s$  satisfying the Lemma below

**Lemma 2** At each step of the read phase we have a set  $P_k \subseteq Act(H)$  such that each process  $p \in P_k$  has a prefix  $\beta_p$  of  $\alpha_p$  and the following holds:

- (1) Each  $p \in P_k$  executes exactly k critical reads along  $\beta_q$  in the execution  $H_p\beta_q$ ;
- (2) Let  $e \in \beta_p$  be a critical read in  $H_p\beta_p$  by some process  $p \in P_k$  to some variable v. Then the following holds:
  - (a)  $owner(v) \notin P_k$ ;
  - (b)  $writer(v, H) \notin P_k$ ;
- (3)  $|P_k| \ge |P_{k-1}|/6$ .

First notice that  $P_0 = Act(H)$  satisfies all the above conditions with  $\beta_p = \langle \rangle$  for any  $p \in Act(H)$ . Assume we already constructed  $P_{k-1}$  satisfying the conditions of Lemma 2. For any  $p \in P_{k-1}$  we denote by  $\beta_p$  the prefix as promised by Lemma 2 throughout the rest of this section, in which we define the construction of the write phase, and prove Lemma 2.

#### 4.1.1 Construction: stage 1

For any  $p \in P_{k-1}$  we let p perform a solo run starting from  $H_p\beta_p$  until its next event  $e_p$  is a critical read, or that p has finish executing  $\alpha_p$  and its next event is  $f_p$ . Denote this extension by  $\gamma_p$ . Notice that  $\beta_p\gamma_p$  is indeed a prefix of  $\alpha_p$  by its definition. Let Z be the set of all processes that have not finished executing  $\alpha_p$ , that is,  $Z = \{p \in P_{k-1} \mid \beta_p\gamma_p \neq \alpha_p\}$ .

If  $|Z| < |P_{k-1}|/2$ , i.e., at least half of the processes in  $P_{k-1}$  have finished executing  $\alpha_p$ , then we define s = k-1 and  $Q = P_{k-1} \setminus Z$ , and we move to stage 3 of the read phase. By its definition, each process  $p \in Q$  executes s critical reads along  $\alpha_p$  in the execution  $H_p\alpha_p$ . Moreover, it is easy to verify that condition (2) of Lemma 2 holds for Q with  $\alpha_p$ , since it holds for  $Q \subseteq P_{k-1}$  with  $\beta_p$ , and  $\alpha_p = \beta_p \gamma_p$  where  $\gamma_p$  contains no critical reads.

Otherwise  $|Z| \ge |P_{k-1}|/2$  and we move to stage 2 of the read phase.

## 4.1.2 Construction: stage 2

We have a set  $Z \subseteq P_{k-1}$  such the for each  $p \in Z$ , the next event by p after  $H_p\beta_p\gamma_p$  is a critical read  $e_p$  (it did not finish executing  $\alpha_p$ , and the only events in  $\alpha_p$  to shared memory are read). We construct an undirected graph  $\mathcal{G}$  as follows: the vertices of  $\mathcal{G}$  are the processes in Z. Consider  $p \in Z$  and denote  $e_p = read(v)$ . We add an edge  $\{p,q\}$  if there exists  $q \in Z$  such that either q = owner(v) or writer(v, H) = q.

Since H is a regular execution, if  $q = owner(v) \in Z \subseteq Act(H)$ , by IN3 it follows that no process other then q access v in H, and in particular either q = writer(v, H) or  $writer(v, H) = \bot$ . As a result, each p introduce at most one new edge to  $\mathcal{G}$ , and the average degree in  $\mathcal{G}$  is at most 2. By Theorem 2, there exists an independent set  $P_k \subseteq Z$  in  $\mathcal{G}$  such that:

$$|P_k| \ge |Z|/3 \ge |P_{k-1}|/6$$

We now prove that  $P_k$  satisfies all the conditions of Lemma 2, where for each  $p \in P_k$  we choose  $\beta'_p = \beta_p \gamma_p e_p$  to be the prefix of  $\alpha_p$ .

# Claim 4.1.1. $P_k$ satisfies Lemma 2.

*Proof.* Consider  $p \in P_k$ . Then p executes k-1 critical reads along  $\beta_p$  in the execution  $H_p\beta_p$ . We extended it such that p have one more critical read  $e_p$ , and thus p executes k critical reads along  $\beta'_p$  in  $H_p\beta'_p$ .

Let  $e \in \beta'_p$  be a critical read in  $H_p\beta'_p$  by some  $p \in P_k$  to some variable v. If  $e \in \beta_p$ , by condition (2) for  $P_{k-1}$ , and using the fact that  $P_k \subseteq P_{k-1}$  we get  $owner(v) \notin P_k$  and  $writer(v, H) \notin P_k$ . Otherwise  $e = e_p$ . Consider  $q \in P_k \subseteq Z$  different then p.

If q = owner(v) or q = writer(v, H), then there is an edge  $\{p, g\}$  in  $\mathcal{G}$ , contradicting the fact that  $p, q \in P_k$ , an independent set of  $\mathcal{G}$ . Therefore, condition (2) holds. By our construction  $|P_k| \ge |P_{k-1}|/6$ .

This finish the inductive step of the read phase. At the last step we have large enough set of processes that have finish executing  $\alpha_p$ . In this case, we move to stage 3, where we define how to use this set in order to construct the execution for the write phase.

## 4.1.3 Construction: stage 3

We have a set  $Q \subseteq Act(H)$  satisfying condition (2) of Lemma 2 with  $\alpha_p$ , such that each  $p \in Q$  executes s critical reads along  $\alpha_p$  in the execution  $H_p\alpha_p$ .

Using Lemma 1 with  $'E' \leftarrow H$  and  $'Y' \leftarrow Act(H) \setminus Q$  we have an execution  $H_Q = H^{-Act(H) \setminus Q}$  such that  $Act(H_Q) = Q$  and  $Fin(H_Q) = Fin(H)$ . Moreover, Q is an IN-set of  $H_Q$ , that is,  $H_Q$  is a regular execution. We would like to extend  $H_Q$  with the runs  $\alpha_q$  of processes in Q. For that, we first prove that if  $q \in Q$  is accessing a variable v in  $\alpha_q$ , then the last write to v in  $H_Q$  and in  $H_p$  is the same. Since all the events in  $\alpha_q$  are reads, it means that q reads the same values from the same variable if it performs a solo run after  $H_Q$ , and therefore  $\alpha_q$  is also an extension of  $H_Q$ .

Claim 4.1.2. For any  $q \in Q$ , and an event  $e \in \alpha_q$  accessing a variable v we have  $writer(v, H_Q) = writer(v, H_q)$ .

*Proof.* Consider  $q \in Q$  and  $e \in \alpha$  accessing a variable v, and denote p = writer(v, H).

If  $p \notin Act(H)$  or that p = q, since we erase processes from H different then p, that is, p executes the same events on the resulting execution, it is still the last process to write to v. As a result,  $p = writer(v, H_q)$  and  $p = writer(v, H_Q)$ .

Otherwise  $p \in Act(H)$  different then q. Notice that by IN5 for H, p is the only process in Act(H) to access v in H. In particular, q does not access v in H, and by IN4  $q \neq owner(v)$ . Therefore, the first read of v by q is in  $\alpha_q$ , and thus it is a critical read in  $H_q\alpha_q$ . By condition (2) of Lemma 2 we get  $p \notin Q$ . Now, since p is the only process in Act(H) to access v, after erasing p we have  $p' = writer(v, H^{-p}) \notin Act(H)$ . Both  $H_q$  and  $H_Q$  can be constructed from  $H^{-p}$  by erasing more processes different then p' (processes from Act(H)). From the same reason as before, as long as we do not erase p', it is still the last process to write to v, that is  $p' = writer(v, H_q)$  and  $p' = writer(v, H_Q)$ .

Notice that the above claim only states that the last process to write to v in  $H_q$  and  $H_Q$  is the same. However, since any process taking steps in  $H_q$  is executing the exact same events in  $H_Q$  it follows that its last write to v in both is the same event, and therefore v have the same content after both execution. Using this observation we can conclude that  $\alpha_q$  is an extension  $H_Q$  for any  $q \in Q$ , since q reads the same values from the same variables as in the solo run  $\alpha_q$  after  $H_q$ .

Furthermore, we can extend  $H_Q$  with all the  $\alpha_q$  of processes in Q in any order, as these runs does not contain writes to shared memory, and therefore an execution of one  $\alpha_q$  does not affect an execution of a different  $\alpha_p$  following it. Let D be such an extension, that is, D contains all  $\alpha_q$  of processes in Q, one after the other, in some arbitrary order. Denote  $F_Q = H_Q D$ , then  $F_Q$  is an execution. We now prove it is regular.

# Claim 4.1.3. $F_Q$ is a regular execution.

*Proof.* since in D no process finish its passage  $Act(F_Q) = Act(H_Q) = Q$ . Since  $H_Q$  is a regular execution, IN1-IN5 holds for Q in  $H_Q$ . We now prove it also holds for Q in  $F_Q$ .

IN1: For any  $p \in P$ , if  $p \notin Q$  then p executes the same events in  $F_Q$  and in  $H_Q$ , and therefore  $AW(F_Q) = AW(H_Q)$ , and IN1 follows. Otherwise,  $p \in Q$ . In  $H_p\alpha_p$ , no process in Q but p take steps, and therefore  $AW(p, H_p\alpha_p) \cap Q = \{p\}$ . Since p executes the exact same events in  $F_Q$  as in  $H_p\alpha_p$  it have the same awareness-set after both, and IN1 follows.

IN2: For any  $q \in Q$  we have  $status(q, H_Q) = entry$ . Also, in the extension D q executes  $\alpha_q$  only, which contains no transition events, and thus  $status(q, F_Q) = entry$ .

IN3: For any  $Y \subseteq Q$ , by IN3 for  $H_Q$  is holds for any event  $e \in H_Q^{-Y}$ . For an event  $e \in D^{-Y}$  such that  $e \in \alpha_q$  for some  $q \in Q$ , since in  $\alpha_q$  there are only read events from the shared memory, this is a critical event if this is the first read of this variable by q. As q executes the same events in  $F_Q$  and in  $F_Q^{-Y}$  it follows that e is the first remote read of some variable in  $F_Q$  if and only if it is such in  $F_Q^{-Y}$ , and IN3 follows.

IN4: Consider an event  $e \in F_Q$  by some process p accessing a remote variable v. w.l.o.g. let e be the first such access to v. If  $e \in H_Q$ , by IN4 we have  $owner(v) \notin Act(H_Q) = Q$ . Otherwise  $e \in D$ , and in particular  $e \in \alpha_q$  for some  $q \in Q$ . By assumption, e is the first remote read of v by q in  $F_Q$ . As in  $H_q\alpha_q$  q executes the same events, e is the first read of v by q in it, and thus a critical read in  $H_q\alpha_q$ . By condition (2) of Lemma 2 we have  $owner(v) \notin Q$ .

IN5: Consider some  $v \in V$  such that  $q = writer(v, F_Q) \in Q$ . First notice that  $writer(v, F_Q) = writer(v, F_Q)$ 

 $writer(v, H_Q)$ , since there are no commit writes along D. That is, q access v in  $H_Q$ , and therefore by IN5 it is the only process in Q to access v in  $H_Q$ . Assume towards a contradiction there exists  $p \neq q$  in Q such that p access v in D, i.e., p access v in  $\alpha_p$ . By claim 4.1.2 we get that  $q = writer(v, H_Q) = writer(v, H_p)$ . However, p is the only process in Q to take steps in  $H_p$ , that is, q does not take any step in  $H_p$ , in contradiction.

We have a regular execution  $F_Q$ , such that  $|Act(F_Q)| = |Q| \ge |P_s|/2$ . Moreover, every  $q \in Q$  executes  $\ell$  critical events in  $H_Q$ , and s more along  $\alpha_q$  in the execution  $H_q\alpha_q$ . It is easy to verify that an event in  $H_q\alpha_q$  is critical if and only if it is critical in  $F_Q$ . This follows form the fact that it is a critical read, that is, the first remote read of some variable by q, and since it executes the same events on both executions this observation easily follows. Altogether, q executes  $\ell + s$  critical events in  $F_Q$ . In addition, q completes i fences in  $F_Q$ , as it complete it in  $H_Q$  and  $\alpha_q$  contains no fence events. By its definition, in D it completed  $\alpha_q$  and thus its next event is  $f_q$ , which is either BeginFence or  $CS_q$ .

By the exclusion property, there is at most a single  $q \in Q$  such that  $f_q = CS_q$ . Let Y be this  $\{q\}$  if it exists, or  $\emptyset$  otherwise. Using Lemma 1 with  $'E' \leftarrow F_Q$  and  $'Y' \leftarrow Y$  we have an execution  $F = F_Q^{-Y}$  such that the following holds:

- (1)  $Act(F) = Act(F_Q) \setminus Y$ , i.e.,  $|Act(F)| \ge (|P_s|/2) 1$ ;
- (2) F is a regular execution;
- (3) Each  $p \in Act(F)$  executes  $\ell + s$  critical events in F;
- (4) Each  $p \in Act(F)$  completed i fences in F;
- (5)  $Fin(F) = Fin(F_Q) = Fin(H)$ .

Since we erased the only process in Q that was about to execute  $f_q = CS_q$ , if it exists, we get that any process in Act(F) is about to execute BeginFence. We extend L by letting each  $p \in Act(F)$  execute BeginFence in some arbitrary order. By abuse of notation we denote the new execution by F as well, since it retains all the properties of the previous F. Moreover, in the new F the last event by each  $p \in Act(F)$  is BeginFence, that is, status(p, F) = write. This completes the read phase.

## 4.2 Write phase

The read phase construct an execution F such that the last event by each process in Act(F) is BeginFence. The write phase will determine the order in which processes are executing their write commits along the fence. Each process  $p \in Act(F)$  have a list  $\alpha_p$  of writes in its write buffer, which it will commit starting from F.

We first focus on the list  $\alpha_p$ . Notice that  $\alpha_p$  is also a solo run of p starting from F until the point where it finish executing its fence. Along the write phase, we first construct a set of processes out of Act(F), such that the lists  $\alpha_p$  of those processes satisfies certain properties. Then, we will use this set in order to extend F. In the course of the write phase we construct a sequence of sets  $Act(F) = P_0 \supseteq P_1 \supseteq \ldots \supseteq P_t$  satisfying the Lemma below.

**Lemma 3** At each step of the write phase we have a set  $P_k \subseteq Act(F)$  such that each process  $p \in P_k$  has a prefix  $\beta_p$  of  $\alpha_p$  and the following hold:

- (1) Each  $p \in P_k$  is executing exactly k critical writes along  $\beta_p$  in the execution  $F\beta_p$ .
- (2) Let  $e \in \beta_p$  be a critical write in  $F\beta_p$  by some process  $p \in P_k$  to some variable v. Then, the following holds:
  - (a)  $owner(v) \notin P_k$ ;
  - (b)  $writer(v, F) \notin P_k$ ;
  - (c) Either there is no  $q \in P_k$  different then p which access v in  $F\beta_q$ , or that any process  $q \in P_k$  have a write to v in  $\beta_q$ .
- (3)  $|P_k| \ge \sqrt{|P_{k-1}|}/4(\ell+s+k)$ .

First notice that  $P_0 = Act(F)$  satisfies all the above conditions with  $\beta_p = \langle \rangle$  for any  $p \in Act(F)$ . Assume we already constructed  $P_{k-1}$  satisfying the conditions of Lemma 3. For any  $p \in P_{k-1}$  we denote by  $\beta_p$  the prefix as promised by Lemma 3 throughout the rest of this section, in which we define the construction of the write phase, and prove Lemma 3.

## 4.2.1 Construction: stage 1

For any  $p \in P_{k-1}$  we let p perform a solo run starting from  $F\beta_p$  until its next event  $e_p$  is a critical write, or that p has finish executing  $\alpha_p$  and its next event is EndFence. Denote this extension by  $\gamma_p$ . Notice that  $\beta_p\gamma_p$  is indeed a prefix of  $\alpha_p$  by its definition. Let Z be the set of all processes that have not finished executing  $\alpha_p$ , that is,  $Z = \{p \in P_{k-1} \mid \beta_p\gamma_p \neq \alpha_p\}$ .

If  $|Z| < |P_{k-1}|/2$ , i.e., at least half of the processes in  $P_{k-1}$  have finished executing  $\alpha_p$ , then we define t = k-1 and  $Q = P_{k-1} \setminus Z$ , and we move to stage 3 of the write phase. By its definition, each process  $q \in Q$  executes t

critical writes along  $\alpha_q$  in the execution  $F\alpha_q$ . Moreover, it is easy to verify that condition (2) of Lemma 3 holds for Q with  $\alpha_q$ , since it holds for  $Q \subseteq P_{k-1}$  with  $\beta_q$ , and  $\alpha_q = \beta_q \gamma_q$  where  $\gamma_q$  contains no critical writes. Notice that no  $q \in Q$  can write to a remote variable in  $\gamma_q$  it did not access in  $F\beta_q$ , as such write is critical, and therefore condition (2.c) follows immediately.

Otherwise  $|Z| \ge |P_{k-1}|/2$ . We define  $V_{next}$  to be the set of variables that are about to be written in one of the next events  $e_p$  by the processes in Z. Formally,  $V_{next} = \{v \in V \mid \exists p \in Z \text{ such that } e_p \text{ remotely writes } v\}$ . In order to construct  $P_k$  the following stage will handle the cases of low and high contention separately.

4.2.2 Construction: stage 2

Case I: 
$$|\mathbf{V_{next}}| < \sqrt{|\mathbf{Z}|}$$

By the pigeonhole principle, there exists a variable  $u \in V_{next}$  and a set  $P_k \subseteq Z$  of size  $|P_k| \ge \sqrt{|Z|}$ , such that  $e_p$  is a critical commit write to u for any  $p \in P_k$ .

Case II: 
$$|\mathbf{V_{next}}| \ge \sqrt{|\mathbf{Z}|}$$

For each  $v \in V_{next}$  we select an arbitrary  $p \in Z$  such that  $e_p = write(v)$ . Denote this set by Z'. Then,  $|Z'| = |V_{next}| \ge \sqrt{|Z|}$ . We construct an undirected graph  $\mathcal{G}$  as follows: the vertices of  $\mathcal{G}$  are the processes in Z'. Consider  $p \in Z'$ , and denote  $e_p = write(v)$ . For  $q \in Z'$ , we add an edge  $\{p, q\}$  in  $\mathcal{G}$  if either a) v is local to q; or b) q access v in  $F\beta_q$ .

Since each first access to a remote variable is critical, the number of different remote variables accessed by some process  $p \in Z'$  is at most the number of critical events it executes. Therefore, the number of new edges introduce by rule b) for p is at most the number of critical events p executes in  $F\beta_p$ , which is  $\ell+s+k-1$ . Since each variable is local at most one process, at most one new edge is introduce by rule a). Altogether, the average degree in  $\mathcal G$  is at most  $2(\ell+s+k)$ . By Theorem 2, there exists an independent set  $P_k \subseteq Z'$  in  $\mathcal G$  such that:

$$|P_k| \ge \frac{|Z'|}{2(\ell+s+k)+1} \ge \frac{\sqrt{|Z|}}{2(\ell+s+k)+1}$$

We now prove that in both cases  $P_k$  satisfies all the conditions of Lemma 3, where for each  $p \in P_k$  we choose  $\beta_p' = \beta_p \gamma_p e_p$  to be the prefix of  $\alpha_p$ .

Claim 4.2.1.  $P_k$  satisfies Lemma 3.

*Proof.* We first prove condition (2). Notice that  $P_k$  satisfies it with the prefixes  $\beta_p$ , since  $P_{k-1}$  did. Each  $\beta_p$ 

was extended such that p have one more critical write. In case I all processes have one more critical write to the same variable u. In case II all new critical writes are to different variables, where the independent set assures no such variable is accessed by some other process in  $P_k$ . This gives an intuition of why condition (2) holds with the new prefixes  $\beta'_p$  as well. Formally, let  $e \in \beta'_p$  be a critical write in  $F\beta'_p$  by some  $p \in P_k$  to some variable v. We consider two cases:

Assume  $e \in \beta_p$ . Since (a) and (b) holds with  $P_{k-1}$  and  $P_k \subseteq P_{k-1}$ , it follows immediately they both holds with  $P_k$  as well. If any  $q \in P_{k-1}$  have a write to v in  $\beta_q$ , then so is the case with  $\beta_q'$ , and condition (c) holds. Otherwise, consider some  $q \in P_k$  different then p. By condition (c) q does not access v in  $F\beta_q$ . Assume towards a contradiction it does access v in  $\gamma_q e_q$ . Following condition (a)  $q \neq owner(v)$ , therefore this write is critical, i.e., it is  $e_q$ . In case I we get that v = u, and as so p have two different critical write, e and  $e_p$ , to the same variable v along a solo run  $\beta_p'$ , in contradiction. In case II, we get that p access the variable of p in p thus there is an edge p in p contradicting the fact that p and p in p and p in p contradicting the fact that p and p in p and p in p contradicting the fact that p and p in p and p in p contradicting the fact that p and p in p and p in p contradicting the fact that p and p in p in p contradicting the fact that p is p in p and p in p contradicting the fact that p in p in p in p contradicting the fact that p is p in p in p contradicting the fact that p in p in p in p contradicting the fact that p in p in p in p contradicting the fact that p is p in p in p in p contradicting the fact that

Otherwise  $e = e_p$ . In case I, any  $q \in P_k$  have a critical write  $e_q$  to u = v, and therefore  $q \neq owner(v)$ . Moreover,  $e_q$  must be the first write to v in  $\beta'_q$ , as it is critical and  $\beta'_q$  is a solo run. It follows that  $q \neq writer(v, F)$ , and conditions (2) follows. In case II, consider some  $q \in P_k$ . If  $q \neq owner(v)$  and it access v in  $F\beta'_q$ , then the first such access is critical. This critical event is different then  $e_q$ , since  $e_p$  and  $e_q$  writes to different variables, therefore it must be in  $F\beta_q$ . In such case, or if q = owner(v), there is an edge  $\{p, q\}$  in  $\mathcal{G}$ . This contradict the fact that  $P_k$  is an independent set. It follows that  $q \neq owner(v)$ , and it does not access v in  $F\beta'_q$ , and in particular  $q \neq writer(v, F)$ , and condition (2) holds.

Condition (1) follows from construction. By induction hypothesis, each  $p \in P_k$  executes k-1 critical writes along  $\beta_p$  in the run  $F\beta_p$ . We extended  $\beta_p$  with a solo run such that  $\gamma_p$  contains no critical events, end  $e_p$  is a critical event. Therefore p executes k critical events along  $\beta'_p = \beta_p \gamma_p e_p$  in the run  $F\beta'_p$ .

For condition (3), in both cases we have a set  $P_k$  satisfying:

$$|P_k| \ge \frac{\sqrt{|Z|}}{2(\ell+s+k)+1} \ge \frac{\sqrt{|P_{k-1}|/2}}{2(\ell+s+k)+1} \ge \frac{\sqrt{|P_{k-1}|}}{4(\ell+s+k)}$$

This finish the inductive step of the write phase. At the last step we have large enough set of processes that have finish executing  $\alpha_p$ . In this case, we move to

stage 3, where we define how to use this set in order to construct the execution for the regularization phase.

# 4.2.3 Construction: stage 3

We have a set  $Q \subseteq Act(F)$  satisfying condition (2) of Lemma 3 with  $\alpha_q$ , such that each  $q \in Q$  executes t critical writes along  $\alpha_q$  in the execution  $F\alpha_q$ . We extend F by letting each process  $q \in Q$  perform its run  $\alpha_q$  in some arbitrary way. Denote this extension by D, and let  $p_r \in Q$  be the last process to perform its  $\alpha_q$  in D. First notice the D is indeed an extension of F - since all processes performs only writes, we can order them in any way to get an extension, as writes of one process does not affect writes of other.

The following claim states that if an event in  $\alpha_q$  is critical in  $F\alpha_q$ , then it is also the case in FD, even if we erase processes different then q. Later, we would like to erase all processes not in Q. This claim will be used to count the number of critical events in the resulting execution, as well as proving that IN3 holds for it.

Claim 4.2.2. For any  $Y \subseteq Act(F)$ ,  $q \in Q \setminus Y$ , and  $e \in \alpha_q$  the following holds: e is a critical event in  $F\alpha_q$  if and only if it is critical in  $(FD)^{-Y}$ .

*Proof.* Let Y, q be as in the claim. Consider  $e \in \alpha_q$ , a write to variable v.

Assume e is critical in  $F\alpha_q$ . By Lemma 3 we have  $owner(v) \notin Q$  and  $p = writer(v, F) \notin Q$ . If  $p \notin Y$ , then  $p = writer(v, F^{-Y})$ . Otherwise,  $p \in Y$ . Since F is a regular execution, by IN5 p is the only process in Act(F) to access v in F. After removing events by p we get  $writer(v, F^{-Y}) \notin Act(F)$ . In particular, in both cases we have  $writer(v, F^{-Y}) \neq q$ . Notice that e is the first write in  $\alpha_q$  to v, since this event is critical in  $F\alpha_q$ . As a result, in  $D^{-Y}$  q executes  $\alpha_q$ , where the first write to v in it is e, and all the events preceding  $\alpha_q$  are by processes different then q. Therefore, either there is a write to v before e in  $D^{-Y}$  by some process different then q, or that the last write is in  $F^{-Y}$ . In both cases we get that e is a critical write in  $F^{-Y}$   $D^{-Y}$ .

Assume e is not critical in  $F\alpha_q$ . If e is not the first write to v in  $\alpha_q$ , then so is the case in  $D^{-Y}$  which contains  $\alpha_q$ , and on both cases e is not a critical write. Otherwise, e is the first write to v in  $\alpha_q$ . If q = owner(v), then by its definition a write by q to v is not critical in any execution, and we done. Assume  $q \neq owner(v)$ , then it must be that q = writer(v, F). Since F is regular, by IN4  $owner(v) \notin Act(F)$ . Consider some  $p \in Q$  different then q, then  $p \neq owner(v)$ . If p does write to v in  $\alpha_p$ , the first such write is critical in  $F\alpha_p$ . By Lemma 3 we get that  $q = writer(v, F) \notin Q$ , in contradiction. As a result, no process in Q besides q writes to v in

D, and therefore in  $D^{-Y}$ . Meaning, the last write to v before e in  $F^{-Y}D^{-Y}$  is in  $F^{-Y}$ . As we did not remove events by process q we have  $q = writer(v, F^{-Y})$ , and e is not critical in  $F^{-Y}D^{-Y}$ .

Denote  $\overline{Q} = Act(F) \backslash Q$ , and let  $G = (FD)^{-\overline{Q}}$ . Since no process in  $\overline{Q}$  take steps in D we get  $G = F^{-\overline{Q}}D$ . First notice that G is indeed an execution. Since F is a regular execution, by Lemma 1 with  $'E' \leftarrow F$  and  $'Y' \leftarrow \overline{Q}$ , we have a regular execution  $F^{-\overline{Q}}$ . Moreover, D is an extension of  $F^{-\overline{Q}}$  - any  $q \in Q$  executes the same events in both F and  $F^{-\overline{Q}}$ . Therefore, after both executions q have the same writes,  $\alpha_q$ , in its write buffer. Furthermore, since all processes performs only writes in D, any order of these writes is an extension of  $F^{-\overline{Q}}$ , as writes of one process does not affect writes of other.

Claim 4.2.3.  $Q \setminus \{p_r\}$  is an IN-set of G.

*Proof.* Denote  $Q' = Q \setminus \{p_r\}$ . Notice that  $F^{-\overline{Q}}$  is a regular execution, and  $Q' \subseteq Act(F^{-\overline{Q}}) = Q$ . Therefore Q' is an IN-set of  $F^{-\overline{Q}}$ .

IN1: for any  $p \in P$  we have  $AW(p, F^{-\overline{Q}}) \cap Q' \subseteq \{p\}$ . In addition, D contains only write events, therefore no process change its awareness-set along D, resulting  $AW(p, F^{-\overline{Q}}D) \cap Q' \subseteq \{p\}$ .

IN2: for any  $q \in Q'$  we have  $status(q, F^{-\overline{Q}}) = entry$ . In addition, D contains only write events, therefore no process change its status along D and  $status(q, F^{-\overline{Q}}D) = entry$ .

IN3: consider  $Y \subseteq Q'$ , and consider  $e \in (F^{-\overline{Q}}D)^{-Y}$ . If  $e \in (F^{-\overline{Q}})^{-Y}$ , then since  $F^{-\overline{Q}}$  is regular, by IN3 we get: e is a critical event in  $F^{-\overline{Q}}$  if and only if it is critical in  $(F^{-\overline{Q}})^{-Y}$ . Otherwise  $e \in D^{-Y}$ . Let q be the process to execute e, then by claim 4.2.2 we get: e is critical in  $(FD)^{-(\overline{Q} \cup Y)} = (F^{-\overline{Q}}D)^{-Y}$  if an and if it is critical in  $F\alpha_q$  if and only if it is critical in  $(FD)^{-\overline{Q}} = G$ . Altogether we get that e is a critical event in G if and only if it is critical in  $G^{-Y}$ .

IN4: Let  $e \in G$  be an event by p accessing a remote variable v. w.l.o.g e is the first access by p to v in G, and as so it is a critical event. If  $e \in F^{-\overline{Q}}$ , then by IN4 we get  $owner(v) \notin Act(F^{-\overline{Q}}) = Q = Act(G)$ . Otherwise,  $e \in D$ , a critical write in  $(FD)^{-\overline{Q}}$ . By claim 4.2.2 e is a critical write in  $F\alpha_p$ , and therefore by condition (2) of Lemma 3 for Q we get  $owner(v) \notin Q = Act(G)$ .

IN5: Let v be a variable such that  $q = writer(v, G) \in Q'$ . If v is local to q, then by IN4 there is no other process to write to v in G, and we done. Assume otherwise, then by IN4  $owner(v) \notin Q$ . Let e be the last critical write to v in G. Notice that e is an event by q, since it is the last process to write to v in G. If  $e \in D$ , then by claim 4.2.2 it is critical in  $F\alpha_q$ . By condition (2) of Lemma 3, either any  $p \in Q$  have a write

to v in its  $\alpha_p$ , and in particular, since D ends with  $\alpha_{p_r}$  we get  $writer(v,G) = p_r \notin Q'$ , in contradiction. Or, there is no  $p \neq q$  in Q to access v in  $F\alpha_p$ , and thus in G, and IN5 holds  $(Accessed(v,G) \cap Act(G) = \{q\})$ . If  $e \in F^{-\overline{Q}}$ , then no process but q can write to v in D (since such write is critical, contradicting the fact that e is the last such write). Furthermore, we have  $writer(v,F^{-\overline{Q}}) = q$ , and since  $F^{-\overline{Q}}$  is a regular execution, by IN5 q is the process in  $Act(F^{-\overline{Q}}) = Q$  to access v in  $F^{-\overline{Q}}$ . Altogether, q is the only process in Q to access v in  $G = F^{-\overline{Q}}D$ , and IN5 holds.

Each  $q \in Q$  commits all the writes in its write buffer along D, hence its next event is EndFence. We extend G by letting each  $q \in Q$  execute EndFence in some arbitrary order. By abuse of notation we denote the new execution by G as well, since it retains all the properties of the previous G. Then G satisfies the following conditions:

- (1)  $Act(G) \setminus \{p_r\}$  is an IN-set of G;
- (2) Each  $p \in Act(G)$  execute  $\ell + s$  critical events in  $F^{-\overline{Q}}$ , and by claim 4.2.2 another t critical events along D in  $F^{-\overline{Q}}D$ . Therefore, p executes  $\ell + s + t$  critical events in G;
- (3) Each  $p \in Act(G)$  completes i fences in  $F^{-\overline{Q}}$ , and have one more EndFence as its last event in G. Thus, p completes i + 1 fences in G and mode(p, G) = read;
- (4)  $Fin(G) = Fin(F) = Fin(H_i);$
- (5)  $|Act(G)| \ge |P_k|/2$ .

This conclude the write phase, and we proceed to the regularization phase. We now give an upper bound on the number of steps in the read and write phases.

Claim 4.1. The number of steps in the read and write phases is bounded by  $f(i+1) - \ell$ . In other words:  $\ell + s + t \le f(i+1)$ .

*Proof.* Assume towards a contradiction that  $\ell + s + t > f(i+1)$ . Then we have an execution G such that:

- $Act(G) \setminus \{p_r\}$  is an IN-set of G;
- $p_r$  executes  $\ell + s + t$  critical events in G;
- $Fin(G) = Fin(H_i)$ , thus |Fin(G)| = i;

Using Lemma 1 with  $'E' \leftarrow G$  and  $'Y' \leftarrow Act(G) \setminus \{p_r\}$ , we have an execution  $G' = G^{-Y}$  such that  $Act(G') = \{p_r\}$  and Fin(G') = Fin(G). By IN3 for G,  $p_r$  executes the same critical events in G and G', that is,  $p_r$  executes  $\ell + s + t > f(i+1)$  critical events in G'. However, exactly i+1 processes issue events in G', i.e., the total contention of G' is i+1, while  $p_r$  executes more then f(i+1) critical events during a single passage in G', a contradiction.

## 4.3 Regularization phase

The write phase construct an execution G such that each process in Act(G) completes i+1 fences. Moreover, Act(G) can be written as  $Q \cup \{p_r\}$  where Q is an IN-set of G. The regularization phase will be used to let  $p_r$  complete its passage, such that we get a regular execution.

By Lemma 1 with  $'E' \leftarrow G$  and  $'Y' \leftarrow Q$  we get an execution  $G^{-Q}$  such that the following holds:

- 1.  $Act(G^{-Q}) = Act(G) \setminus Q = \{p_r\};$
- 2.  $Fin(G^{-Q}) = Fin(G) = Fin(H_i)$ , and therefore  $|Fin(G^{-Q})| = i$ .

Let  $\alpha$  be a solo run of  $p_r$  starting from  $G^{-Q}$  until it finish its passage. Notice that such an extension exists by the progress property. We denote by  $Q^-$  the set of processes  $q \in Q$  such that there exist  $e \in \alpha$ , a critical event in  $G^{-Q}\alpha$  accessing variable v, such that either q = owner(v) or q = writer(v, G).

We would like to extend G with  $\alpha$ , but it might be that a solo run of  $p_r$  after G and  $G^{-Q}$  is different. However, it is enough to erase the processes in  $Q^-$  from G to guarantee that  $\alpha$  is also a solo run of  $p_r$  after  $G^{-Q^-}$ .

Denote  $Q = Q^- \cup Q^+$  a disjoint union, that is,  $Q^+ = Q \setminus Q^-$ . By Lemma 1 with  $'E' \leftarrow G$  and  $'Y' \leftarrow Q^-$  we have an execution  $G^{-Q^-}$  such that  $Act(G^{-Q^-}) = Q^+ \cup \{p_r\}$  and  $Q^+$  is an IN-set of  $G^{-Q^-}$ .

Claim 4.3.1. For any variable v accessed in  $\alpha$ :  $writer(v, G^{-Q^-}) \notin Q$ .

Proof. Assume towards a contradiction there is a variable v such that  $p_r$  access it in  $\alpha$  and  $q = writer(v, G^{-Q^-}) \in Q$ . Since no process in  $Q^-$  takes steps in  $G^{-Q^-}$  it follows that  $q \notin Q^-$ . By the definition of  $Q^-$  we can conclude that  $q \neq writer(v, G)$ . Let p be writer(v, G), then  $p \neq q$ . It must be that  $p \in Q^-$ , otherwise p executes the same events in G and in  $G^{-Q^-}$ , and therefore it is the last process to write to v in both, that is,  $p = writer(v, G) = writer(v, G^{-Q^-}) = q$  in contradiction. Altogether, we have two different processes  $p, q \in Q$  accessing v in G. Since Q is an IN-set of G, by IN5  $p = writer(v, G) \notin Q$ , in contradiction.  $\square$ 

Using the claim above, for any variable v accessed in  $\alpha$  we have  $q = writer(v, G^{-Q^-}) \notin Q$ . That is, the last write to v in  $G^{-Q^-}$  is by a process not in  $Q^+$ , and therefore after erasing from  $G^{-Q^-}$  the processes in  $Q^+$  q still executes the same events in the resulting execution, and thus the last write to v in it is the same event by q. Meaning, in both  $G^{-Q^-}$  and  $(G^{-Q^-})^{-Q^+} = G^{-Q}$  the last event to write to v is identical.

As a result, if we extend  $G^{-Q^-}$  with the solo run of  $p_r$ , it will read the same values from the same registers as in the solo run  $\alpha$  after  $G^{-Q}$ . That is,  $\alpha$  is an extension of  $G^{-Q^-}$ . Define  $H_{i+1} = G^{-Q^-} \alpha$ .

# Claim 4.3.2. $H_{i+1}$ is a regular execution.

*Proof.* As  $Act(G^{-Q^-}) = Q^+ \cup \{p_r\}$ , and in  $\alpha$  we let  $p_r$  finish its passage, we have  $Act(H_{i+1}) = Q^+$ . Notice that  $Q^+$  is an IN-set of  $G^{-Q^-}$ . We prove it is also an IN-set of  $H_{i+1}$ .

IN1: for any  $p \in P$  we have  $AW(p, G^{-Q^-}) \cap Q^+ \subseteq \{p\}$ . If  $p \neq p_r$  it does not take any steps in  $\alpha$ , and IN1 follows. In addition, in  $G^{-Q}\alpha$  no process in  $Q^+$  take steps, therefore  $p_r$  does not become aware of any such process during this execution. As such, and since  $p_r$  executes the exact same events in  $G^{-Q}\alpha$  and in  $H_{i+1}$ , we have  $AW(p_r, H_{i+1}) \cap Q^+ = \emptyset$ .

IN2: for any  $p \in Q^+$  we have  $status(p, G^{-Q^-}) = entry$ . Since p takes no steps in  $\alpha$  we get  $status(p, H_{i+1}) = entry$  as well.

IN3: consider  $Y \subseteq Q^+$ . Then  $H_{i+1}^{-Y} = (G^{-Q^-})^{-Y} \alpha$ . Since the criticality of an event depends only on the prefix of the execution containing it, and since IN3 holds for  $G^{-Q^-}$  we get:  $e \in (G^{-Q^-})^{-Y}$  is a critical event in  $H_{i+1}^{-Y}$  if and only if it is critical in  $H_{i+1}$ .

For an event  $e \in \alpha$ , first notice that if e is a critical event in  $H_{i+1}^{-Y}$  then by claim 1 it is also critical in  $H_{i+1}$ . Thus, assume e is a critical event in  $H_{i+1}$ , and let vbe the variable accessed in e. If this is a critical read, i.e., the first read of v by  $p_r$  in  $H_{i+1}$ , since  $p_r$  executes the same events in  $H_{i+1}^{-Y}$  it is also the first read of v by  $p_r$  in  $H_{i+1}^{-Y}$ , and therefore a critical event. Otherwise it is a critical write. Since  $\alpha$  is a solo run by  $p_r$ , it must be that e is the first write by  $p_r$  to v in  $\alpha$  (since any subsequent write to v is not critical). By claim 4.3.1 we get  $p = writer(v, G^{-Q^-}) \notin Q$ , and since e is critical  $p \neq q$ . Therefore, in both  $G^{-Q^-}$  and  $(G^{-Q^-})^{-Y}$  p executes the same events, and therefore on both it is the last process to write to v. That is, the last write to vbefore e in  $(G^{-Q^-})^{-Y}\alpha$  is in  $(G^{-Q^-})^{-Y}$  by a process pdifferent then  $p_r$ , and thus e is critical in  $H_{i+1}^{-Y}$ .

IN4: Let v be a variable such that there exists a remote access to v in  $H_{i+1}$ . Let e be the first such access. If  $e \in G^{-Q^-}$ , by IN4 we have  $owner(v) \notin Act(G^{-Q^-}) \supset Q^+$ . Otherwise  $e \in \alpha$ . In particular, the first access by  $p_r$  to v is in  $\alpha$ . Since  $p_r$  executes the same events in  $H_{i+1}$  and in  $G^{-Q}\alpha$ , the first access by  $p_r$  to v in  $G^{-Q}\alpha$  is  $e \in \alpha$ , and therefore e is a critical event in this execution. Now, either  $owner(v) \notin Q$ , or that by the definition of  $Q^-$  we have  $owner(v) \in Q^-$ . In both cases  $owner(v) \notin Q^+$  and we done.

IN5: Consider some v such that  $q = writer(v, H_{i+1}) \in Q^+$ . No process in  $Q^+$  take

steps in  $\alpha$ , and as a result the last write to v is in  $G^{-Q^-}$ . By IN5 for  $G^{-Q^-}$  we get that q is the only process in  $Act(G^{-Q^-})$  to access v in  $G^{-Q^-}$ . Altogether, q is the only process in  $Q^+$  to access v in  $H_{i+1}$ , that is  $Accessed(v, H_{i+1}) \cap Act(H_{i+1}) = \{q\}$ .

Denote  $\ell_{i+1} = \ell + s + t$ . We have an execution  $H_{i+1}$  such that the following holds:

- (a)  $H_{i+1}$  is a regular execution;
- (b) Each  $p \in Act(H_{i+1})$  executes all its critical events in  $H_{i+1}$  in the prefix  $G^{-Q^-}$ . By IN3 for G, it executes the same critical event in  $G^{-Q^-}$  and in G, that is, it executes  $\ell_{i+1}$  critical events in  $H_{i+1}$ . Furthermore, by claim 4.1  $\ell_{i+1} \leq f(i+1)$ ;
- (c)  $Fin(G^{-Q^-}) = Fin(H_i)$ . In the extension  $\alpha$  we let one more process  $p_r$  finish its passage, and thus  $|Fin(H_{i+1})| = i + 1$ ;
- (d) Each  $p \in Act(H_{i+1})$  executes the same events in  $H_{i+1}$  and in G. Therefore, p completes i+1 fences in  $H_{i+1}$  and  $mode(p, H_{i+1}) = mode(p, G) = read$ .

This completes the regularization phase, and therefore the entire inductive step of constructing  $H_{i+1}$  from  $H_i$ . We now give an upper bound on the number of processes we erase from G is order to construct  $H_{i+1}$ , i.e., on the size of  $Q^-$ .

# Claim 4.3.3. $|Q^-| \le f(i+1)$ .

*Proof.*  $\alpha$  is a solo run of  $p_r$  after  $G^{-Q}$ , where  $p_r$  is the only active process after  $G^{-Q}$ , and  $|Fin(G^{-Q})| = i$ . Therefore, the total contention of  $G^{-Q}\alpha$  is i+1, and  $p_r$  can execute at most f(i+1) critical events along its passage, and in particular along  $\alpha$ .

Consider an event  $e \in \alpha$  such that e is a critical event in  $G^{-Q}\alpha$ . Let v be the variable accessed in e. If  $q = owner(v) \in Q$ , then since Q is an IN-set of G, by IN4 it follows that there exists no  $p \neq q$  in Act(G) accessing v in G, and in particular, either writer(v,G) = q or  $writer(v,G) \notin Q$ . As a result, each critical event in  $\alpha$  can add at most one more process to the set  $Q^-$ .

To conclude, the size of the set  $Q^-$  is bounded by the number of critical events  $p_r$  executes along  $\alpha$  in the execution  $G^{-Q}\alpha$ , which itself is bounded by f(i+1), and the claim follows.

#### 4.4 Construction Bounds

We now present an analysis for the size of  $Act(H_i)$  based on the upper bounds for the number of steps in the read and write phases, as well as the number of processes we erase in the regularization phase. The lower bound holds under the assumption that the adaptivity function f is positive and non-decreasing.

**Theorem 3** Let  $i \in \mathbb{N}$  be such that f(i) $\frac{1}{f(i)! \cdot 4f(i)+2i}$ . Then the following lower bound holds:

$$|Act(H_i)| \ge \frac{N^{2^{-\ell_i}}}{\ell_i! \cdot 4^{\ell_i + 2i}}$$

Proof.

The proof is by induction on i. For i = 0, we have  $|Act(H_0)| \ge N$  which is trivially true.

Let i+1 be such that:

$$f(i+1) \le \frac{N^{2^{-f(i+1)}}}{f(i+1)! \cdot 4^{f(i+1)+2(i+1)}}$$

Since f is non-decreasing:

$$f(i) \le f(i+1) \le \frac{N^{2^{-f(i+1)}}}{f(i+1)! \cdot 4^{f(i+1)+2(i+1)}} \le \frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i)+2i}}.$$

Hence i satisfies the condition in Theorem 3, and by the induction hypothesis  $|Act(H_i)| \ge \frac{N^{2^{-\ell_i}}}{\ell_i! \cdot 4^{\ell_i + 2i}}$ .

The induction step is partitioned into sub-steps corresponding to the phases of the construction of  $H_{i+1}$ from  $H_i$ . In each sub-step, we establish a lower bound on the number of active processes in the resulting execution at the end of the respective phase, based on the lower bound established for the phases preceding it.

Read phase: 
$$|P_k| \ge \frac{N^{2^{-(\ell_i+k)}}}{(\ell_i+k)! \cdot 4^{\ell_i+k+2i}}$$
.

For the base case k = 0 we have  $P_0 = Act(H_i)$  and the claim holds. For the induction step, assume we proved the claim for k-1. By Lemma 2:

$$|P_k| \geq \frac{|P_{k-1}|}{6} \geq \frac{\frac{N^{2^{-(\ell_i+k-1)}}}{(\ell_i+k-1)! \cdot 4^{\ell_i+k-1+2i}}}{6} \geq \frac{N^{2^{-(\ell_i+k)}}}{(\ell_i+k)! \cdot 4^{\ell_i+k+2i}}$$

Therefore, at the end of the read phase we have an execution F such that:

$$|Act(F)| \ge |P_s|/2 \ge \frac{N^{2^{-(\ell_i+s)}}}{(\ell_i+s)! \cdot 4^{\ell_i+s+2i} \cdot 2}$$

Write phase: 
$$|P_k| \ge \frac{N^{2^{-(\ell_i+s+k)}}}{(\ell_i+s+k)!\cdot 4^{\ell_i+s+k+2i}\cdot 2}$$
  
For the base case  $k=0$  we have  $P_0=Act(F)$  and the

claim holds. For the induction step, assume we proved the claim for k-1. By Lemma 3:

$$\begin{split} |P_k| & \geq \frac{\sqrt{|P_{k-1}|}}{4(\ell_i + s + k)} \geq \\ & \frac{\sqrt{\frac{N^{2^{-(\ell_i + s + k - 1)}}}{(\ell_i + s + k - 1)! \cdot 4^{\ell_i + s + k - 1 + 2i \cdot 2}}}{4(\ell_i + s + k)} \geq \\ & \frac{\sqrt{N^{2^{-(\ell_i + s + k - 1)}}}}{\frac{(\ell_i + s + k - 1)! \cdot 4^{\ell_i + s + k - 1 + 2i \cdot 2}}{4(\ell_i + s + k)}}{4(\ell_i + s + k)} = \\ & \frac{N^{2^{-(\ell_i + s + k)}}}{(\ell_i + s + k)! \cdot 4^{\ell_i + s + k + 2i \cdot 2}} \end{split}$$

Therefore, at the end of the write phase we have an execution G such that:

$$\begin{aligned} |Act(G)| &\geq |P_t|/2 \geq \\ &\frac{N^{2^{-(\ell_i + s + t)}}}{(\ell_i + s + t)! \cdot 4^{\ell_i + s + t + 2i} \cdot 4} = \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + (2i+1)}} \end{aligned}$$

Following claim 4.3.3, at the end of the regularization phase we have an execution  $H_{i+1}$  such that we erase at most f(i + 1) processes from G in order to construct it, that is,  $|Act(H_{i+1})| \ge |Act(G)| - f(i+1)$ .

By the assumption of the theorem, and using the inequality  $\ell_{i+1} \leq f(i+1)$  from claim 4.1 we get:

$$\begin{split} f(i+1) & \leq \frac{N^{2^{-f(i+1)}}}{f(i+1)! \cdot 4^{f(i+1)+2(i+1)}} \leq \\ & \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1}+2(i+1)}} = & \frac{1}{4} \cdot \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1}+2i+1}} \end{split}$$

Plugging the last inequality into the lower bound for  $Act(H_{i+1})$  we already established yields the required lower bound:

$$|Act(H_{i+1})| \ge |Act(G)| - f(i+1) \ge \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + 2i + 1}} - f(i+1) \ge \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + 2i + 1}} - \frac{1}{2} \cdot \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + 2i + 1}} = \frac{1}{2} \cdot \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + 2i + 1}} \ge \frac{N^{2^{-\ell_{i+1}}}}{\ell_{i+1}! \cdot 4^{\ell_{i+1} + 2(i+1)}}$$

We can now prove our main result.

Theorem 1 (repeated) Let A be an N-process weak obstruction-free f-adaptive implementation of a mutual-exclusion lock and let  $i \in \mathbb{N}$  be such that  $f(i) \leq$ 

 $\frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i)+2i}}$ . Then there exists an execution H whose total contention is i+1 and a process p such that p executes i fences in H during a single passage of its CS.

*Proof.* Using Theorem 3, and the fact that  $\ell_i \leq f(i)$  by claim 4.1, we get:

$$|Act(H_i)| \ge \frac{N^{2^{-\ell_i}}}{\ell_i! \cdot 4^{\ell_i + 2i}} \ge \frac{N^{2^{-f(i)}}}{f(i)! \cdot 4^{f(i) + 2i}} \ge f(i) \ge 1$$

This implies that our construction results in an execution  $H_i$ , in which there is a process  $p \in Act(H_i)$  and, by the properties of  $H_i$ , p is in a middle of a passage in which it executed (and completed) i fences. Moreover, using Lemma 1 we are able to erase all active processes but p from  $H_i$  and obtain an execution H, in which p executes i fences in the course of a single passage, and the total contention of H is i+1, that is, the number of fences p executes is linear in the total contention of the execution.

### 5 Additional Objects

A counter is an object whose domain is  $\mathbb{N}$ . It supports a single operation, fetch&increment. The state of a counter is a natural number. The fetch&increment operation atomically increments C and returns its previous value. An m-limited-use counter allows at most m operation instances of fetch&increment. Notice that any counter is also an m-limited-use counter, for any m.

A queue object supports two operations: enqueue and dequeue. Each enqueue operation receives input v from a non-empty set of values V. Each dequeue operation applied to a non-empty queue returns a value  $v \in V$ . The state of a queue is a sequence of items  $S = \langle v_0; \dots; v_k \rangle$ , each of which is a value from V. The semantics of the enqueue and dequeue operations is the following.

- $enqueue(v_{new})$  changes S to be the sequence  $S = \langle v_0; \dots; v_k; v_{new} \rangle$ .
- if S is not empty, a dequeue operation changes S to be the sequence  $S = \langle v_1; \dots; v_k \rangle$  and returns  $v_0$ . If S is empty, dequeue returns the special value empty.

A stack object supports two operations: push and pop. Each push operation receives input v from a non-empty set of values V. Each pop operation applied to a non-empty stack returns a value  $v \in V$ . The state of a stack is a sequence of items  $S = \langle v_0; \dots; v_k \rangle$ , each of which is a value from V. The semantics of the push and pop operations is the following.

- $push(v_{new})$  changes S to be the sequence  $S = \langle v_0; \dots; v_k; v_{new} \rangle$ .
- if S is not empty, a pop operation changes S to be the sequence  $S = \langle v_0; \dots; v_{k-1} \rangle$  and returns  $v_k$ . If S is empty, pop returns the special value empty.

A one-time mutual exclusion algorithm is a ME algorithm that allows each process to complete a passage at most once. Since our proofs consider executions in which each process is allowed to complete a passage at most once, our results can be applied to one-time mutual exclusion algorithms.

**Lemma 4** Let C be a weak obstruction-free object of one of the following types: counter, stack or queue. Then, for any  $N \in \mathbb{N}$ , there exists an N-process one-time mutual exclusion algorithm A, using C and read/write variables, such that each passage through the CS invokes a single (fetch&increment, dequeue, or pop respectively) operation on C, and has the same RMR and fence complexities (in both DSM and CC models) as the operation it invokes, up to a constant additive factor.

*Proof.* We first prove the lemma for an N-limited-use counter (hence also for a regular counter), by presenting Algorithm 1 for an N-process one-time mutual exclusion.

The correctness of the algorithm follows easily from the properties of the counter object.

We assume that each write in Algorithm 1 (lines 2-8) is followed by a fence instruction, and omit these fences from the code for presentation simplicity. Consequently, Algorithm 1 has the same fence complexity of the *fetch&increment* operation, up to a constant additive factor.

In the DSM model, process p will hold spin[p] in its local memory segment. Since the only busy-waiting p

```
Algorithm 1 One-time mutual exclusion from counter Shared Data: release[N]: a boolean array, initially [1,0,\cdots,0] waiting[N]: an integer array, initially [\bot,\bot] \cdots,\bot] spin[N]: a boolean array, initially [0,0,\cdots,0] C: an N-limited-use counter, initially [0,0,\cdots,0]
```

```
program for process p:

1: v \leftarrow \mathcal{C}.fetch\&increment();

2: waiting[v] \leftarrow p;

3: if release[v] = 0 then

4: \mathbf{wait}\ (spin[p] \neq 0)

CS

5: release[v+1] \leftarrow 1;

6: q \leftarrow waiting[v+1];

7: if q \neq \bot then

8: spin[q] \leftarrow 1;
```

may perform is on spin[p], the ME algorithm has the same RMR complexity as that of the fetch&increment operation, up to a constant additive factor. In the CC model (with either write-back or write-through), since once spin[p] is updated to 1 its value does not change again, p may encounter at most 2 RMRs during the wait in line 4, hence the ME algorithm has the same RMR complexity as of the fetch&increment operation, up to a constant additive factor.

An N-limited-use counter can be implemented using a single queue or stack S in the following manner:

Queue: initialize  $S = \langle 0; \dots; N \rangle$ .

The fetch&increment operation is simply invoking S.dequeue().

Stack: initialize  $S = \langle N; \dots; 0 \rangle$ .

The fetch&increment operation is simply invoking S.pop().

Using Algorithm 1 with any of these implementations yields the required result.  $\Box$ 

Counter, stack and queue objects can be easily implemented using the mutual exclusion algorithm presented by Attia et al [6]. Thus, each operation on these objects incurs  $O(\log N)$  RMRs and a constant number of fences, and this is optimal [4]. On the other hand, Lemma 4 implies that given an f-adaptive algorithm for any of these objects, an f-adaptive mutual exclusion algorithm can be obtained. Moreover, each passage through the CS invokes a single operation on the respective object, and has the same asymptotic fence complexity of the object. Hence, any lower bound on the fence complexity of the resulting mutual exclusion algorithm implies a lower bound on the fence complexity for the operation of the respective object.

# 6 Discussion

We establish a time complexity separation between adaptive and non-adaptive implementations of mutual-exclusion locks, counters, stacks and queues, thus capturing an inherent cost incurred by adaptive algorithms in the TSO model.

This separation follows from a tradeoff that we prove between fence complexity and the growth rate of adaptivity functions. Specifically, we prove that the fence complexity of any read/write n-process algorithm with a linear (or sub-linear) adaptivity function is  $\Omega(\log \log n)$ . Our results apply for both the cachecoherent (CC) and the distributed shared-memory (DSM) models.

A corollary of our tradeoff is that constant fencecomplexity adaptive implementations for these objects do not exist. Moreover, the impossibility result holds regardless of the RMR complexity of the algorithm. Following [6, 15], our tradeoff applies also to algorithms that may use comparison primitives, such as *compare-and-swap* (CAS), in addition to reads and writes.

Kim and Anderson presented an adaptive mutual exclusion algorithm whose RMR complexity is  $O(min(k, \log n))$ , where k is point contention [20], hence it is f-adaptive for a linear f. The fence complexity of their algorithm is logarithmic. However, our tradeoff only implies  $\log \log n$  fence complexity (see Corollary 2). Finding the tight tradeoff between fence complexity and the adaptivity function growth rate is an interesting research direction.

The memory model considered by this work is TSO. We remind the reader that TSO ensures that writes are not reordered, but it is possible to perform a read from address a before a write to address  $b \neq a$  that is earlier in program order is performed. The partial store ordering (PSO) model, supported by older SPARC, is weaker than TSO, as it also allows the reordering of writes to different locations.

Recent work by Attiya, Hendler and Woelfel [7] showed that one cannot win on both the fence and RMR complexities of read/write PSO algorithms for many fundamental objects, including locks, counters and queues. They proved the following lower bound: let f and r respectively denote the numbers of fences and RMRs performed in an operation on such an object, then

$$f \cdot \log \frac{r}{f} + 1 \in \Omega(\log n). \tag{1}$$

They also showed that the bound is tight.

Attiya et al. [6] presented a TSO read/write mutual exclusion algorithm where each passage incurs a logarithmic number of RMRs and a constant number of fences. Inequality 1 establishes a complexity separation between the TSO and PSO models, since it follows from it that no such algorithm exists for the PSO model. Another interesting research direction is to find a tight tradeoff between the RMR-complexity and fence-complexity of adaptive PSO algorithms.

#### References

- Adve SV, Gharachorloo K (1996) Shared memory consistency models: A tutorial. computer 29(12):66-76
- Anderson JH, Kim Y, Herman T (2003) Shared-memory mutual exclusion: major research trends since 1986. Distributed Computing 16(2-3):75–110, DOI 10.1007/s00446-003-0088-6, URL http://dx.doi.org/10.1007/s00446-003-0088-6
- 3. Attiya H, Hendler D (2005) Time and space lower bounds for implementations using k-cas. In: In DISC, pp 169–183
- 4. Attiya H, Hendler D, Woelfel P (2008) Tight RMR lower bounds for mutual exclusion and other problems. In: STOC, pp 217–226
- 5. Attiya H, Guerraoui R, Hendler D, Kuznetsov P, Michael MM, Vechev MT (2011) Laws of order: expensive synchronization in concurrent algorithms cannot be eliminated. In: POPL, pp 487–498
- Attiya H, Hendler D, Levy S (2013) An O(1)-barriers optimal RMRs mutual exclusion algorithm: extended abstract. In: ACM Symposium on Principles of Distributed Computing, PODC '13, Montreal, QC, Canada, July 22-24, 2013, pp 220–229, DOI 10.1145/2484239.2484255, URL http://doi.acm.org/10.1145/2484239.2484255
- 7. Attiya H, Hendler D, Woelfel P (2015) Trading fences with rmrs and separating memory models. In: Proceedings of the 2015 ACM Symposium on Principles of Distributed Computing, PODC 2015, Donostia-San Sebastián, Spain, July 21 23, 2015, pp 173–182, DOI 10.1145/2767386.2767427, URL http://doi.acm.org/10.1145/2767386.2767427
- Ben-Baruch O, Hendler D (2015) The price of being adaptive. In: Proceedings of the 2015 ACM Symposium on Principles of Distributed Computing, PODC 2015, Donostia-San Sebastián, Spain, July 21 23, 2015, pp 183–192, DOI 10.1145/2767386.2767428, URL http://doi.acm.org/10.1145/2767386.2767428
- 9. Bollobas B (2004) Extremal Graph Theory. Dover Publications, Incorporated
- 10. Corporation I (2009) Intel  $^\circledR$  64 and IA-32 Architectures Software Developer's Manual. Intel Corporation
- 11. Danek R, Golab WM (2008) Closing the complexity gap between FCFS mutual exclusion and mutual exclusion. In: DISC, pp 93–108
- 12. Dijkstra EW (1965) Solution of a problem in concurrent programming control. Communications of the ACM 8(9):569

- 13. Fan R, Lynch N (2006) An  $\Omega(n \log n)$  lower bound on the cost of mutual exclusion. In: PODC, pp 275–284
- 14. Golab WM, Hadzilacos V, Hendler D, Woelfel P (2007) Constant-RMR implementations of CAS and other synchronization primitives using read and write operations. In: Proceedings of the Twenty-Sixth Annual ACM Symposium on Principles of Distributed Computing, PODC 2007, pp 3–12
- Golab WM, Hadzilacos V, Hendler D, Woelfel P (2012) RMR-efficient implementations of comparison primitives using read and write operations. Distributed Computing 25(2):109–162
- Herlihy M, Wing JM (1990) Linearizability: a correctness condition for concurrent objects. ACM Trans Program Lang Syst 12(3):463–492
- 17. Herlihy M, Luchangco V, Moir M (2003) Obstruction-free synchronization: Double-ended queues as an example. In: Proceedings of the 23rd IEEE International Conference on Distributed Computing Systems (ICDCS'03), pp 522–529
- Jayanti P (2003) Adaptive and efficient abortable mutual exclusion. In: PODC, ACM Press, New York, NY, USA, pp 295–304, DOI http://doi.acm.org/10.1145/872035.872079
- Jayanti P, Petrovic S, Narula N (2005) Read/write based fast-path transformation for FCFS mutual exclusion. In: SOFSEM, pp 209–218
- Kim Y, Anderson JH (2007) Adaptive mutual exclusion with local spinning. Distributed Computing 19(3):197–236, DOI 10.1007/s00446-006-0009-6, URL http://dx.doi.org/10.1007/s00446-006-0009-6
- 21. Kim Y, Anderson JH (2012) A time complexity lower bound for adaptive mutual exclusion. Distributed Computing 24(6):271–297, DOI 10.1007/s00446-011-0152-6, URL http://dx.doi.org/10.1007/s00446-011-0152-6
- 22. Lamport L (1997) How to make a correct multiprocess program execute correctly on a multiprocessor. IEEE Trans Computers 46(7):779–782
- 23. LWeaver D, Germond T (1994) The SPARC Architecture Manual. Prentice Hall
- Owens S, Sarkar S, Sewell P (2009) A better x86 memory model: x86-tso. In: Theorem Proving in Higher Order Logics, 22nd International Conference, TPHOLs 2009, Munich, Germany, August 17-20, 2009. Proceedings, pp 391-407
- 25. Park S. Dill DL(1999)An executable specification and verifier for relaxed **IEEE** memory order. Trans Computers DOI 48(2):227-235,10.1109/12.752664,

http://doi.ieeecomputersociety.org/10.1109/12.752664 Appendix A Proofs Omitted from Paper Patterson DA, Hennessy JL (1994) Computer Or- Body

- 26. Patterson DA, Hennessy JL (1994) Computer Organization & Design: The Hardware/Software Interface. Morgan Kaufmann
- 27. Taubenfeld G (2006) Synchronization Algorithms and Concurrent Programming. Prentice Hall
- 28. Yang JH, Anderson J (1995) A fast, scalable mutual exclusion algorithm. Distributed Computing 9(1):51–60

Claim 1 (repeated) Let E be an execution fragment, and  $e \in E$  an event issued by some process p.

- Assume e is not critical in E, and let F be an execution fragment such that  $F \leq E$  and  $F \mid p = E \mid p$ . Then e is not critical in F.
- Assume e is critical in E, and let F be an execution fragment such that E ≤ F and F | p = E | p. Then e is critical in F.

#### Proof.

- Assume e is not critical in E. If e is either a fence or a transition event, then so is the case in F and we done. Thus, assume e is either a read or a write event. If e is a local event in E then e is a local event in F and the claim clearly holds. Otherwise, e is a remote event in both E and F. The following two cases exists:
- e = read(v). Since e is not critical in E, e is not the first remote read of v by p in E, and since  $F \mid p = E \mid p$ , e is not the first remote read of v by p in F, thus e is a not critical in F.
- e = write(v). Since e is not critical in E, p is the last process to commit a write to v before e in E. Denote this write event by e'. Since  $F \mid p = E \mid p, e'$  appears in F as well. There is no write commit between e' and e in E, and since  $F \leq E$  there is no write commit between e' and e in F as well. Therefore p is the last process to commit a write to v before e in F, thus e is not critical in F.
- Assume e is a critical event in E. Then e is either a critical read or write event in E. We consider each of the cases:
- e = read(v). Then e is the first remote read of v by p in E. Since  $F \mid p = E \mid p$ , e is the first remote read of v by p in F, thus a critical read in F.
- e = write(v). Thus, the last process to commit a write to v before e in E (if any) is not p. Since  $F \mid p = E \mid p$ , no write commit by p has been added to F, and since  $E \leq F$ , no write commit by another process has been removed, thus the last process to commit a write to v before e in F (if any) is not p, and e is a critical write in F.

**Lemma 1 (repeated)** Let E be an execution, INV be an IN-set of E and  $Y \subseteq INV$ . Define  $F = E^{-Y}$ . Then the following hold:

1. F is an execution;

2.  $Act(F) = Act(E) \setminus Y$  and Fin(F) = Fin(E);

- 3.  $INV \setminus Y$  is an IN-set of F;
- 4. Each  $p \in Act(F)$  executes the same critical events in F and in E.

Proof.

We first prove the claim for the case  $Y = \{p\}$ , a single process.

- 1. The ability to erase p from E and get an execution follows from IN1, as there is no other process in the system that is aware of p. This implies that p never writes to a variable that some other process read, and hence removing the events of p does not effect the events of other processes. More formally, the following claim can be proven easily by induction on the length of E: Let E be an execution and let  $p \in P$  be a process such that  $p \notin AW(q, E)$  for any  $q \neq p$ . Then  $E^{-p}$  is an execution.
- 2. We remove the events of  $p \in Act(E)$  only, while the rest of the processes are executing the same events in both F and E. Therefore  $Act(F) = Act(E) \setminus \{p\}$  and Fin(F) = Fin(E).
- 3. We now prove  $INV \setminus \{p\}$  is an IN-set of F. IN1: Consider  $q \neq p$ . Since  $E \mid q = F \mid q$ , we have AW(q,F) = AW(q,E). By IN1,  $AW(q,E) \cap INV \subseteq \{q\}$ , in particular  $AW(q,F) \cap (INV \setminus \{p\}) \subseteq \{q\}$ . p executes no events in F, thus  $AW(p,F) = \emptyset$  and IN1 holds for p as well.

IN2: For any  $q \in INV \setminus \{p\}$ , we have  $F \mid q = E \mid q$ , thus status(q, F) = status(q, E) = entry.

IN3: Consider  $Z \subseteq INV \setminus \{p\}$ , and  $e \in F^{-Z} = E^{-(Z \cup \{p\})}$ . Notice that  $e \in E, E^{-p}, F^{-(Z \cup \{p\})}$ . Since  $Z, \{p\} \subseteq INV$  and INV is an IN-set of E, by IN3 applied to E we have: e is a critical event in  $E^{-Z \cup \{p\}} = F^{-Z}$  if and only if e is a critical event in E if and only if e is a critical event in E.

IN4: Consider an event  $e \in F$  by some process q accessing a remote variable v. Since  $e \in E$  also, by IN4  $owner(v) \notin Act(E)$ , and thus  $owner(v) \notin Act(F) \subseteq Act(E)$ .

IN5: Assume  $|Accessed(v,F) \cap Act(F)| > 1$  for some v. Since  $F \leq E$  and  $Act(F) \subseteq Act(E)$  we get  $|Accessed(v,E) \cap Act(E)| > 1$ , and by IN5  $writer(v,E) \notin INV$ . The only events removed are by  $p \in INV$ , and in particular we do not remove the events of writer(v,E). Hence  $writer(v,F) = writer(v,E) \notin INV$ , and as so  $writer(v,F) \notin INV \setminus \{p\}$ .

4. Follows directly from IN4 for E and the fact that  $p \in INV$ .

For the general case we prove the claim by induction on |Y|. The base case |Y|=1 has been proven above. Assume we proved the claim for any |Y|=n, and consider  $Y \subseteq INV$  such that |Y|=n+1. Fix an arbitrary  $q \in Y$ , and denote  $Z = Y \setminus \{q\}$ . Then  $Z \subseteq INV$  and

|Z|=n. Denote  $F_Z=E^{-Z}$ , then by induction hypothesis:

- 1.  $F_Z$  is an execution;
- 2.  $Act(F_Z) = Act(E) \setminus Z$  and  $Fin(F_Z) = Fin(E)$ ;
- 3.  $INV \setminus Z$  is an IN-set of  $F_Z$ ;
- 4. Each  $p \in Act(F_Z)$  executes the same critical events in  $F_Z$  and in E;

Notice that  $F = F_Z^{-q}$  and  $q \in INV \setminus Z$ , thus using the induction base with  $F_Z$  and  $\{q\}$  we get:

- 1. F is an execution;
- 2.  $Act(F) = Act(F_Z) \setminus \{q\} = Act(E) \setminus Y$ , and  $Fin(F) = Fin(F_Z) = Fin(E)$ ;
- 3.  $(INV \setminus Z) \setminus \{q\} = INV \setminus Y$  is an IN-set of F;
- 4. Each  $p \in Act(F)$  executes the same critical events in F and in  $F_Z$ , and thus the same critical events in F and in E.