## ECE154A — Discussion 06

George Higgins Hutchinson

November 5, 2021

#### Keep your eyes open for...

- PSet 3: due Friday, November 5
- Lab 3: due Friday, November 5
- PSet 4: due Friday, November 12
- Lab 4: due Monday, November 15

### MIPS single-cycle, no absolute addressing



### **Example Program**

Assume all registers initialize zeroed-out. What data flow is necessary to correctly run each of these?

```
00 addi $2 $0 10 

04 sll $2 $2 2

08 lw $3 0($2) 

0c bne $3 $0 +4

10 sub $4 $3 $2

14 add $4 $4 $4
```

# Memory in your processor (Lab4)

endmodule

```
// Instruction memory (already implemented)
module imem(input [5:0] a,
            output [31:0] rd);
  reg [31:0] RAM[63:0];
  initial
    begin
      $readmemh("memfile.dat",RAM);
      // initialize memory with test program.
    end
  assign rd = RAM[a]; // word aligned
```

# Memory in your processor (Lab4)

When can you read from this? What can you write to it?

When do you <u>need</u> to read/write from the data memory? The regfile?

# Control-Datapath interface (Lab4)

Note: the names that I think are helpful don't totally match H&H.

| signal                     | value                  | add \$4\$0\$0   |
|----------------------------|------------------------|-----------------|
| RegFileWriteSource         | ALV                    |                 |
| ${\sf MemWriteEnable}$     | O                      | add \$5 \$0 \$0 |
| Branch                     | O                      | addi            |
| Jump                       | 0                      |                 |
| ALUSelect[2:0]             | add                    |                 |
| ALUSrcBSel                 | immgen<br>inst [20:16] |                 |
| RegDstSel                  | i nst [20:16]          |                 |
| ${\sf RegFileWriteEnable}$ |                        |                 |

Fill out this table for a few different types of instructions, then try to generalize.

# Control-Datapath interface (for addi)

Semantic answers here; but remember that they're representing numbers on wires.

| signal                     | value        |
|----------------------------|--------------|
| RegFileWriteSource         | ALU          |
| MemWrite Enable            | false        |
| Branch                     | false        |
| Jump                       | false        |
| ALUSelect[2:0]             | add          |
| ALUSrcBSel                 | imm          |
| RegDstSel                  | instr[20:16] |
| ${\sf RegFileWriteEnable}$ | true         |