# National Cheng Kung University Department of Electrical Engineering

# Introduction to VLSI CAD (Spring 2024)

# **Lab Session 7**

# Design of Local Binary Pattern Facial Recognition System

| Name      | Student ID |       |  |  |
|-----------|------------|-------|--|--|
| 游宗謀       | E94106151  |       |  |  |
| Practical | Points     | Marks |  |  |
| Lab 7_1   | 30         |       |  |  |
| Lab 7_2   | 65         |       |  |  |
| Report    | 5          |       |  |  |
| Demo      | 10         |       |  |  |
| Notes     |            |       |  |  |
|           |            |       |  |  |

Due: 15:00 May 1, 2024@ moodle

**Summary** 

| Hardware                                                                                       |                                                                                          |                          |          |       |                           |  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------------|----------|-------|---------------------------|--|
| TOP                                                                                            |                                                                                          |                          | RTL(∨/X) |       | Synthesis( $\vee$ / $X$ ) |  |
| Lab7_1                                                                                         |                                                                                          | V                        |          | V     |                           |  |
| Lab7_2                                                                                         |                                                                                          |                          | V        |       | V                         |  |
|                                                                                                | Synthesis result                                                                         |                          |          |       |                           |  |
| Clock period(ns)                                                                               | Area                                                                                     | Area Simulation time (ns |          |       | on time (ns)              |  |
| 2 ns                                                                                           | 4188.620263                                                                              | um <sup>2</sup>          |          | 42759 | 06000 ns                  |  |
| Superlint(number of inline messages, just write down the final design result, i.e. if you only |                                                                                          |                          |          |       | esult, i.e. if you only   |  |
| finish lab7_1, write yo                                                                        | finish lab7_1, write your Superlint result of lab7_1, otherwise, write down lab7_2 only) |                          |          |       |                           |  |
| Total lines                                                                                    | Warning Error coverage(%)                                                                |                          |          |       |                           |  |
| 1194                                                                                           | 0                                                                                        |                          | 30       |       | 97.487%                   |  |

Note: You must complete and fill out this form with your design information!!!

#### **Deliverables**

- All Verilog codes including testbenches for each problem should be uploaded.
   NOTE: Please **DO NOT** include source code in the paper report!
- 2) All homework requirements should be uploaded in this file hierarchy.
- 3) NOTE: 1. Please **DO NOT** upload waveforms (.fsdb or .vcd)!
- 4) If you upload a dead body which we can't even compile, you will get NO credit!
- 5) All Verilog file should get at least 90% SuperLint Coverage.
- 6) All homework requirements should be uploaded in this file hierarchy or you will not get full credit, if you want to use some sub modules in your design but you do not include them in your tar file, you will get 0 point.



Fig.1 File hierarchy for Homework submission

You are about to integrate all components (CLBP, HCU, Controller...) to form a LBP facial recognition system. The block diagram of system is as shown in **Fig2** and **Fig3**.



▲Fig2. The block diagram of system (external)



▲Fig3. The block diagram of system (internal)

# Port list of top module:

# **≻** ТОР

| Signal      | 1/0 | Bit-width |                                   | Description                                                                              |
|-------------|-----|-----------|-----------------------------------|------------------------------------------------------------------------------------------|
| clk         | -1  | 1         | Clock signal                      |                                                                                          |
| rst         | I   | 1         | Reset signal                      |                                                                                          |
| enable      | -1  | 1         | Circuit enabli                    | ng signal                                                                                |
| mode        | I   | 1         | Indication signs is training, 1 i | nal of whether the system is in prediction or training phase, 0 s prediction             |
| gridX       | I   | 4         | Image sliced                      | portion in X direction, value is 8                                                       |
| gridY       | ı   | 4         | Image sliced                      | portion in Y direction, value is 8                                                       |
| valid       | -1  | 1         |                                   | t current subject ID is valid                                                            |
| id          | Ι   | 5         | Subject ID                        |                                                                                          |
| hcu_finish  | 0   | 1         |                                   | at HCU circuit is done(should be asserted every time a subject shed computing histogram) |
| label       | 0   | 5         | Prediction res                    | sult, output ID value                                                                    |
| minDistance | 0   | 18        |                                   | tance between the prediction histogram and the closest<br>HIST_TRAIN_RAM                 |
| done        | 0   | 1         | Indication tha                    | at prediction of one picture is finished                                                 |
| Signal      | I/  | O Bi      | t-width                           | Description                                                                              |
| gray_addr   | (   | )         | 12                                | Address signal connected to RAM_GRAY                                                     |
| gray_ren    | (   | )         | 1                                 | Read enable signal to RAM_GRAY                                                           |
| gray_rdata  |     | l         | 8                                 | Read data signal from RAM_GRAY                                                           |
| lbp_addr    | (   | )         | 12                                | Address signal connected to RAM_LBP                                                      |
| lbp_wen     | (   | )         | 1                                 | Write enable signal to RAM_LBP                                                           |
| lbp_wdata   | (   | )         | 8                                 | Write data signal to RAM_LBP                                                             |
| lbp_ren     | (   | )         | 1                                 | Read enable signal to RAM_LBP                                                            |
| lbp_rdata   |     | I         | 8                                 | Read data signal from RAM_LBP                                                            |
| theta       | (   | ) 25(fi   | xed-point)                        | Current neighbor's theta signal(unit is in radian)                                       |
| theta_valid | (   | )         | 1                                 | Indication signal of current neighbor's theta is valid                                   |
| cos_data    |     | l 25(fi   | xed-point)                        | Cosine value of the theta(from testbench)                                                |
| cos_valid   |     | ı         | 1                                 | Indication signal of cosine value is valid                                               |
| sin_data    |     | l 25(fi   | xed-point)                        | Sine value of the theta(from testbench)                                                  |
| sin_valid   |     | ı         |                                   | Indication signal of sine value is valid                                                 |
| Jiii_vaiia  |     |           | 1                                 | illulcation signal of sine value is valid                                                |

| Signal             | I/O | Bit-width | Description                                  |
|--------------------|-----|-----------|----------------------------------------------|
| id_addr            | 0   | 8         | Address signal connected to ID_RAM           |
| id_ren             | 0   | 1         | Read enable signal to ID_RAM                 |
| id_rdata           | -1  | 5         | Read data signal from ID_RAM                 |
| id_wen             | 0   | 1         | Write enable signal to ID_RAM                |
| id_wdata           | 0   | 5         | Write data signal to ID_RAM                  |
| hist_addr_train    | 0   | 21        | Address signal connected to HIST_RAM_TRAIN   |
| hist_wen_train     | 0   | 1         | Write enable signal to HIST_RAM_TRAIN        |
| hist_wdata_train   | 0   | 8         | Write data signal to HIST_RAM_TRAIN          |
| hist_ren_train     | 0   | 8         | Read enable signal to HIST_RAM_TRAIN         |
| hist_rdata_train   | I   | 8         | Read data signal from HIST_RAM_TRAIN         |
| hist_addr_predict  | 0   | 21        | Address signal connected to HIST_RAM_PREDICT |
| hist_wen_predict   | 0   | 1         | Write enable signal to HIST_RAM_PREDICT      |
| hist_wdata_predict | 0   | 8         | Write data signal to HIST_RAM_PREDICT        |
| hist_ren_predict   | 0   | 8         | Read enable signal to HIST_RAM_PREDICT       |
| hist_rdata_predict | I   | 8         | Read data signal from HIST_RAM_PREDICT       |

## > Port list of each module:

# ➤ CLBP

| Signal      | 1/0 | Bit-width       | Description                                             |
|-------------|-----|-----------------|---------------------------------------------------------|
| clk         | - 1 | 1               | Clock signal                                            |
| rst         | -1  | 1               | Reset signal                                            |
| enable      | - 1 | 1               | CLBP circuit enabling signal                            |
| gray_addr   | 0   | 12              | Address signal connected to RAM_GRAY                    |
| gray_OE     | 0   | 1               | Read enable signal to RAM_GRAY                          |
| gray_data   | - 1 | 8               | Read data signal from RAM_GRAY                          |
| lbp_addr    | 0   | 12              | Address signal connected to RAM_LBP MUX to memory       |
| lbp_WEN     | 0   | 1               | Write enable signal to RAM_LBP                          |
| lbp_data    | 0   | 8               | Write data signal to RAM_LBP                            |
| theta       | 0   | 25(fixed-point) | Current neighbor's theta signal (unit is in radian)     |
| theta_valid | 0   | 1               | Indication signal of current neighbor's thetas is valid |
| cos_data    | I   | 25(fixed-point) | Cosine value of the theta (from testbench)              |
| cos_valid   | I   | 1               | Indication signal of cosine value is valid              |
| sin_data    | -1  | 25(fixed-point) | Sine value of the theta(from testbench)                 |
| sin_valid   | - 1 | 1               | Indication signal of sine value is valid                |
| finish      | 0   | 1               | Indication signal of the LBP circuit is finished        |

#### **≻** HCU

| Signal                                                                 | I/O         | Bit-wid                | th                                     | Description                                                                                                                                                                                                        |
|------------------------------------------------------------------------|-------------|------------------------|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| clk                                                                    | ı           | 1                      |                                        | Clock signal                                                                                                                                                                                                       |
| rst                                                                    | ı           | 1                      |                                        | Reset signal                                                                                                                                                                                                       |
| mode                                                                   | I           | 1                      |                                        | Indication signal of whether the system is in prediction or training phase, 0 is training, 1 is prediction                                                                                                         |
| enable                                                                 | - 1         | 1                      |                                        | HCU circuit enabling signal                                                                                                                                                                                        |
| gridX                                                                  | 1           | 4                      |                                        | Image sliced portion in X direction, value is 8                                                                                                                                                                    |
| gridY                                                                  | - 1         | 4                      |                                        | Image sliced portion in Y direction, value is 8                                                                                                                                                                    |
| lbp_addr                                                               | 0           | 12                     |                                        | Address signal connected to RAM_LBP MUX to memory                                                                                                                                                                  |
| lbp_ren                                                                | 0           | 1                      |                                        | Read enable signal to RAM_LBP                                                                                                                                                                                      |
| lbp_rdata                                                              | I           | 8                      |                                        | Read data signal from RAM_LBP                                                                                                                                                                                      |
| Signal                                                                 | I/O         | Bit-width              |                                        | Description                                                                                                                                                                                                        |
| hist_addr_train                                                        | 0           | 21                     | Add                                    | dress signal connected to HIST_RAM_TRAIN MUX to memory                                                                                                                                                             |
| hist_wen_train                                                         | О           | 1                      | Wri                                    | te enable signal to HIST_RAM_TRAIN                                                                                                                                                                                 |
| hist_wdata_train                                                       | 0           | 8                      | \\/ri                                  |                                                                                                                                                                                                                    |
| hist ran train                                                         |             | •                      | VVII                                   | te data signal to HIST_RAM_TRAIN                                                                                                                                                                                   |
| hist_ren_train                                                         | 0           | 8                      |                                        | te data signal to HIST_RAM_TRAIN d enable signal to HIST_RAM_TRAIN MUX to memory                                                                                                                                   |
| hist_rdata_train                                                       | O<br>I      |                        | Rea                                    |                                                                                                                                                                                                                    |
|                                                                        |             | 8                      | Rea<br>Rea                             | d enable signal to HIST_RAM_TRAIN MUX to memory                                                                                                                                                                    |
| hist_rdata_train                                                       | I           | 8                      | Rea<br>Rea<br>Ado                      | d enable signal to HIST_RAM_TRAIN MUX to memory d data signal from HIST_RAM_TRAIN                                                                                                                                  |
| hist_rdata_train hist_addr_predict                                     | I<br>О      | 8<br>8<br>21           | Rea<br>Rea<br>Add<br>Wri               | d enable signal to HIST_RAM_TRAIN MUX to memory d data signal from HIST_RAM_TRAIN dress signal connected to HIST_RAM_PREDICT MUX to memory                                                                         |
| hist_rdata_train hist_addr_predict hist_wen_predict                    | 0<br>0      | 8<br>8<br>21<br>1      | Rea<br>Rea<br>Add<br>Wri<br>Wri        | d enable signal to HIST_RAM_TRAIN MUX to memory d data signal from HIST_RAM_TRAIN dress signal connected to HIST_RAM_PREDICT MUX to memory te enable signal to HIST_RAM_PREDICT                                    |
| hist_rdata_train hist_addr_predict hist_wen_predict hist_wdata_predict | 0<br>0<br>0 | 8<br>8<br>21<br>1<br>8 | Rea<br>Rea<br>Add<br>Wri<br>Wri<br>Rea | d enable signal to HIST_RAM_TRAIN MUX to memory d data signal from HIST_RAM_TRAIN dress signal connected to HIST_RAM_PREDICT MUX to memory te enable signal to HIST_RAM_PREDICT te data signal to HIST_RAM_PREDICT |

#### Comparator

| Signal           | I/O | Bit-width | Description                                                                                   |
|------------------|-----|-----------|-----------------------------------------------------------------------------------------------|
| clk              | - 1 | 1         | Clock signal                                                                                  |
| rst              | - 1 | 1         | Reset signal                                                                                  |
| enable           | - 1 | 1         | Comparator circuit enabling signal                                                            |
| histcount        | - 1 | 8         | # IDs encountered during training mode                                                        |
| distance         | -1  | 1         | DCU computed distance value                                                                   |
| dcu_valid        | - 1 | 1         | Indication that the current distance value is valid                                           |
| id               | - 1 | 5         | Id read data from ID_RAM                                                                      |
| id_ren           | 0   | 1         | Read enable signal to ID_RAM                                                                  |
| id_counter       | 0   | 8         | The current ID address it is processing MUX to memory                                         |
| dcu_enable       | 0   | 1         | DCU circuit enabling signal                                                                   |
| label            | 0   | 5         | Prediction result, output ID value                                                            |
| minDistance      | 0   | 18        | Minimum distance between the prediction histogram and the closest histogram in HIST_TRAIN_RAM |
| hist_addr_offset | 0   | 21        | The address offset in HIST_RAM_TRAIN of the id it is processing currently                     |
| done             | 0   | 1         | Indication signal of the Comparator circuit is finished                                       |

#### Controller

| Signal     | 1/0 | Bit-width | Description                                                                                                |
|------------|-----|-----------|------------------------------------------------------------------------------------------------------------|
| clk        | I   | 1         | Clock signal                                                                                               |
| rst        | I   | 1         | Reset signal                                                                                               |
| mode       | Ι   | 1         | Indication signal of whether the system is in prediction or training phase, 0 is training, 1 is prediction |
| enable     | ı   | 1         | Comparator circuit enabling signal                                                                         |
| valid      | - 1 | 1         | Indication that current subject ID is valid                                                                |
| id         | I   | 5         | Subject ID                                                                                                 |
| id_addr    | 0   | 8         | Address signal connected to ID_RAM MUX to memory                                                           |
| id_wen     | 0   | 1         | Write enable signal to ID_RAM                                                                              |
| id_wdata   | 0   | 5         | Write data signal to ID_RAM                                                                                |
| lbp_enable | 0   | 1         | CLBP circuit enabling signal                                                                               |
| lbp_finish | I   | 1         | Indication of the CLBP circuit is finished                                                                 |
| ram_clbp   | 0   | 1         | Indication that the CLBP circuit has the access to RAM_LBP                                                 |

| Signal            | I/O | Bit-width | Description                                                                                                     |
|-------------------|-----|-----------|-----------------------------------------------------------------------------------------------------------------|
| gridX_i           | - I | 4         | Image sliced portion in X direction, value is 8, from testbench                                                 |
| gridY_i           | - 1 | 4         | Image sliced portion in Y direction, value is 8, from testbench                                                 |
| hcu_enable        | 0   | 1         | HCU circuit enabling signal                                                                                     |
| gridX_o           | 0   | 4         | Image sliced portion in X direction, value is 8, to HCU                                                         |
| gridY_o           | 0   | 4         | Image sliced portion in Y direction, value is 8, to HCU                                                         |
| hcu_finish        | - 1 | 1         | Indication of the HCU circuit is finished                                                                       |
| comparator_finish | - 1 | 1         | Indication of the Comparator circuit is finished                                                                |
| comparator_enable | 0   | 1         | Comparator circuit enabling signal                                                                              |
| ram_comp          | 0   | 1         | Indication that the Comparator circuit & DCU circuit has the access to ID_RAM, HIST_RAM_TRAIN, HIST_RAM_PREDICT |

- > Understanding the function:
  - Once system is initialized, it
  - a) Receives gridX and gridY signal.
  - b) Receive *valid* and *id* signal, then compute local binary pattern value and store the result into RAM LBP.
  - c) In training mode, computes histogram information from RAM\_LBP and store it to HIST\_RAM\_TRAIN.
  - d) Repeat step(b)~(c) until encounter prediction mode.
  - e) Prediction mode is detected, goes to step(b).
  - f) In prediction mode, computes histogram information from RAM\_LBP and store it to HIST\_RAM\_PREDICT.
  - g) Comparator starts to work, control DCU to compute D, where D is defined as:

$$D = \sum_{p=1}^{n} (hist\_predict_p - hist\_train_p)^2$$
, where n is 16384(8x8x256).

- h) Loop step(g) for 7xN times, where N is the different subject count, and find the closest histogram in HIST\_RAM\_PREDICT w.r.t the prediction histogram computed in step(f), see p.18 in handout.
- i) Output label & minDistance & done signal.
- j) Repeat step(e) $^{\sim}$ (i) until testbench stops the simulation.

Describe your design in detail. You can draw internal architecture or block diagram to describe your dsign. If your submodule contains any FSM, you should also depict it and elaborate as well.

**Note**: **if you design your own internal architecture** other than using the provided one, please feel free to **alter the block** below, and add your own design as well as decribe them in detail.

CLBP





#### Comparator



#### DCU



#### Controller

• Draw your state diagram in controller and explain it



#### Your own internal architecture

 Draw and explain if you design your own architecture, if don't, you can skip this section.

| _  |                                                                               | 1      |
|----|-------------------------------------------------------------------------------|--------|
| 1  | ) Complete the Controller, HCU, CLBP, DCU, Comparator, and TOP m              | odule, |
| ir | n the system. If you design your own architecture, please add the subm        | odule  |
| li | st here!                                                                      |        |
| S  | ubmodule list:                                                                |        |
|    | 1                                                                             |        |
| 2  | ) Compile the verilog code to verify the operations of this module            | works  |
| p: | roperly.                                                                      |        |
| 3  | ) Synthesize your <i>top.v</i> with following the constraints:                |        |
|    | • Clock period: no more than 2.0 ns.                                          |        |
|    | <ul><li>Don't touch network: clk.</li></ul>                                   |        |
|    | <ul> <li>Wire load model: Wire load model: N16ADFP_StdCellss0p72vm</li> </ul> | 40c.   |
|    | • Synthesized verilog file: <i>top_syn.v</i> .                                |        |
|    | • Timing constraint file: top_syn_sdf.                                        |        |

4) Please attach your waveforms and specify your operations on the

waveforms. The more you elaborate, the higher the score is.

#### CLBP



#### HCU



## Controller



# DCU Comparator

#### 5) Show simulation result



6) Show SuperLint coverage (top.v)



Coverage = (1-(30/1194))\*100% = 97.487%

7) Your clock period, total cell area, post simulation time (top.v) in screenshot.

Clock period: 2.0 ns

Total cell area: 4188.620263 um<sup>2</sup> Post simulation time: 427596000 ns





8) Please describe how you optimize your design when you run into problems in synthesis .ex: plug in some registers between two instances to shorten your datapath, resource sharing for some registers to reduce your cell area.

Train and predict share the same reg, hist\_addr\_counter, to reduce the area in HCU.

#### Lessons learned from this lab

學到一個簡單的系統的架構和流程,還有如何用 verilog 將它描述出來。

#### > Suggestions for us (we appreciate your feedback)

希望 Lab 的講義能讓我們更容易懂每個 port 要做的事,如果是考慮到課堂上講解 Lab 的時間不足,還是希望即使影片長度過長,但至少在 Moodle 上講解 Lab 的影片能有更詳細的解說。

Please compress all the following files into one compressed file (".tar " format) and submit through Moodle website:

#### **\*\*** NOTE:

- 1. If there are other files used in your design, please attach the files too and make sure they're properly included.
- 2. Simulation commands

| Lab7              | Commands                                                                           |
|-------------------|------------------------------------------------------------------------------------|
| superlint         | % cd script % jg –superlint superlint.tcl                                          |
| an and Albertaile | % cd script<br>% dv –f synthesis.tcl                                               |
| Dun atus          | % cd sim<br>% vcs -R -sverilog top_tb.sv -debug_access+all -full64                 |
| Doot sine         | % cd sim<br>% vcs -R -sverilog top_tb.sv -debug_access+all -full64 +define+SDF+SYN |
| Dump waveform     | +define+FSDB                                                                       |

Don't use +define+FSDB when running post-sim, it'll occupy substantial amount of memory!