#### Disclaimer

The slides presented here are a combination of the CS251 course notes from previous terms, the work of Xiao-Bo Li, and material from the required textbook "Computer Organization and Design, ARM Edition," by David A. Patterson and John L. Hennessy. It is being used here with explicit permission from the authors.

CS251 course policy requires students to delete all course files after the term. Therefore, please do not post these slides to any website or share them.

# CS251 - Computer Organization and Design Single Cycle Processor Implementation

Instructor: Zille Huma Kamal

University of Waterloo

Spring 2023

## Single-Cycle Processor Implementation

- How to build datapath, control for specific architecture
- We will implement small subset of ARM operations:
  - ► Load (LDUR) and store (STUR)
  - ► Add (ADD), subtract (SUB), and (AND), or (ORR).
  - ► Compare and branch on zero (CBZ) and branch (B)
- These suffice to illustrate fundamental ideas



#### Review of ARM Architecture

- 32 registers (numbered 0 to 31), each with 64 bits
- Register 31 (X31 or XZR) always supplies the value 0
- Data Memory has 64-bit words (double-words)
- Instruction memory has 32 bits words
- Memory is byte-addressable (word addresses multiples of 4, double-word addresses multiples of 8)

#### Think About It

Words have multiple bytes, which byte should be the address of the word?

• (Double-)Words have the address of their most significant byte<sup>a</sup>

<sup>a</sup>in ARMv8 this is dynamic, x86 prefers LSB as word address

#### Review of ARM Instructions

- Load: LDUR X1, [X2,#200]
  - Operands are register to be loaded, address in memory
  - Addressing modes: register, base (displacement), immediate
- Add: ADD X1, X2, X3
  - Operands are destination register, two source registers
- Conditional branch: CBZ X1, #10
  - Operand is registers to compare to 0, relative jump offset
  - Addressing: PC relațive
- Branch: B 3000
  - Operand is word offset of next instruction
  - Addressing mode: PC-relative (need to multiply by 4)

## High-Level View of ARM Functional Units



- PC: Program Counter (address of current instruction)
- Fetch-execute cycle:
  - Fetch instruction (update PC)
  - Execute instruction
    - ★ Fetch register operands
    - ★ Compute result
    - ★ Store into registers OR use to index memory

### Storage/State Elements

- In the high-level view of ARM functional units. We see two main storage elements: Registers and Memory (Instruction and Data).
- We will discuss the following **primary** storage/state elements:
  - ROM
  - Registers
  - SRAM
  - DRAM
- **Secondary** storage includes magnetic hard disk and flash disk drives, which we will discuss later in the course

### Implementing Boolean Functions: ROMs



- Can think of ROM as table of 2<sup>n</sup> m-bit words
- Can think of ROM as implementing m one-bit functions of n variables
- Internally, consists of a decoder plus an OR gate for each output
- Types of ROM: PROM, EPROM, EEPROM
- PLAs simplified ROM Less hardware, but less flexible

### Example: ROM

Here is an example of a ROM with  $2^2$  3-bit words.



## Registers and Register Files

• Register: an array of flip-flops<sup>1</sup> (64 for a double word register)



- shared clock allows all input (all bits) of the register to be updated at the same time
- Register file: a way of organizing registers



## Read/Write Logic for Register File



## Read/Write Logic for Register File-Merged



#### Random Access Memories

• Static random access memories (SRAM) use D latches



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

- Register file idea won't scale up; decoder and multiplexors too big
- Fix multiplexor problem by using three-state buffers
- Fix decoder problem by using two-level decoding
- This type of memory is not clocked

### **Example of SRAM Structure**

2



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

#### Think About It

Does this design scale up well?

No - transistor count in decoder is high

<sup>2</sup>the D-latch looks different from our earlier course notes. Concept remains same

#### 6 Transistor SRAM Cell

 $\mathsf{Flipflop}^3$  takes about 40 transistors.



Cell Select

<sup>&</sup>lt;sup>3</sup>D Latch will take less but 6T is much less

#### 6 Transistor SRAM Cell-How It Works



# Dynamic RAM

- Even six transistors is too expensive,
- Alternative: use a capacitor to store a charge to represent 1
- Problem: charge leaks away, must be refreshed



#### DRAM Cell



- To write: place value on bit line, 1 on word line Change word line to 0 before changing bit line
- To read: put half-voltage on bit line, 1 on word line Charge in capacitor will slightly increase bit line voltage, no charge will slightly decrease voltage This change detected, amplified, and written back

### Design of 4Mx1 DRAM



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

- 20-bit address provided 11 bits at a time
- Whole row is read at once
- Column address selects single bit
- Refresh handled a row at a time (external controller)
- If capacitors hold charge for 4ms, refresh takes 80ns, fraction of time devoted to refresh is about 4%

#### **DRAM Complications**

- DRAM is cheaper than SRAM, but slower
- Refresh controller must also allow read/write access
- Possibility of getting more bits out at a time (e.g. page-mode RAM)
- SDRAM: synchronized DRAM)
  - Uses external clock to synchronize with processor
  - Useful in memory hierarchies



#### Recall: High-Level View of ARM Functional Units



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

- Multiplexors used to send two signals to one location
- Control unit tells other units what to do

### First Implementation: One Cycle Per Instruction

- Simpler to understand, but not practical
- Requires separate instruction and data memories
- Clock must be slowed to speed of slowest instruction
- Subsequently we look at multicycle implementations

### Implementing Fetch Portion of Fetch-Execute



- State elements here are PC (register) and instruction memory
- Adder is combinational

### Datapath components for R-type instructions



Note design permits read/write of same register

## Datapath components for load/store instructions

• Example: LDUR X1, [X2,#200]



- Sign extend is combinational
- Assume for simplicity that data memory is edge-triggered

## Combined R-format, Memory



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

- R-format and Memory instructions are similar
- MUX in front of second ALU input selects Reg File output OR Sign-extended constant
- MUX "in front of" Reg File write data selects ALU output OR Memory Read output

## Datapath components for branch instructions

• Example: CBZ X1, #100



- Shift is necessary because offset given is in words
- Still need mechanism to control PC loading
- Special ALUop to pass use 'b' input to ouput ('a' ignored).

## Assembled Single-Cycle Datapath



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

- MUX to PC
  - Select between PC+4 OR CBZ address
- Note the "32-bit" input to Sign-extend



#### Instruction Formats



R-format: ADD X1, X2, X3 ⇒ ADD Rd,Rn,Rm

l-format: ADDI X1, X2, #4  $\Rightarrow$  ADDI **Rd**,Rn,#4

Load/store: LDUR X1, [X2,#200]  $\Rightarrow$  LDUR **Rt**, [Rn,#200] STUR (X1), [X2,#400]  $\Rightarrow$  STUR Rt, [Rn,#400]

(bold face register is written to)

#### **Branch Instruction Formats**



Branch: B #3000  $\Rightarrow$  B #3000

Conditional Branch: CBZ  $X1,#3000 \Rightarrow CBZ$  Rt,#3000

### **Opcodes**

| Instruct | ion Opcode | Format                |
|----------|------------|-----------------------|
| В        | 0001 01    | B <sub>c</sub> format |
| ADD      | 1000 1011  | 000 R-format          |
| ADDI     | 1001 0001  | 00 I-format           |
| CBZ      | 1011 0100  | ©B-format             |
| CBNZ     | 1011 0101  | CB-format             |
| SUB      | 1100 1011  | 000 R-format          |
| SUBI     | 1101 0001  | 00 I-format           |
| STUR     | 1111 1000  | 000 D-format          |
| LDUR     | 1111 1000  | 010 D-format          |

• Opcodes length based on format

R-format: 11 bits

D-format: 11 bits

- (

I-format: 10 bits

B-format: 6 bits

CB-format: 8 bits

# Meaning of Signals in Single-Cycle Datapath

| Signal   | Signal=0             | Signal=1                   |
|----------|----------------------|----------------------------|
| Reg2Loc  | 20–16                | 4-0                        |
| Branch*  | no branch            | Branch                     |
| MemRead  | no effect            | memory read                |
| MemToReg | reg write from ALU   | reg write from memory      |
| MemWrite | no effect            | memory written             |
| ALUSrc   | ALU B input from reg | immediate from instruction |
| RegWrite | no effect            | register written           |

>

<sup>\*</sup> Branch is ANDed with Zero from ALU to get PCsrc (Full version in Figure 4)16 of text.)

#### ADD X1, X2, X3



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

#### LDUR X1, [X1,#200]



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

#### CBZ X1, #100



©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

## Meaning of Signals in Single-Cycle Datapath

| Signal   | Signal=0             | Signal=1                   |
|----------|----------------------|----------------------------|
| Reg2Loc  | 20–16                | 4-0                        |
| Branch*  | no branch            | Branch                     |
| MemRead  | no effect            | memory read                |
| MemToReg | reg write from ALU   | reg write from memory      |
| MemWrite | no effect            | memory written             |
| ALUSrc   | ALU B input from reg | immediate from instruction |
| RegWrite | no effect            | register written           |

<sup>\*</sup> Branch is ANDed with Zero from ALU to get PCsrc (Full version in Figure 4)16 of text.)

## Overview of Single-Cycle Control



- Could be done in one level
- Multiple levels of control are conceptually simpler
- Smaller control units may also be faster
- Readings: Appendix C, section C.2\*
- \* may not be for ARM datapath!

#### Designing Single-Cycle Control

Mapping of operation to ALU control input:

| Operation | ALUop | Opcode       | ALU      | ALU        |
|-----------|-------|--------------|----------|------------|
|           |       |              | action   | ctrl input |
| LDUR      | 00    | XXXXXX XXXXX | add      | ) 0010     |
| STUR      | 00    | XXXXXX XXXXX | add      | 0010       |
| CBZ       | 01    | xxxxxx xxxxx | pass b   | 0011       |
| ADD       | 10    | 100010 11000 | add      | 0010       |
| SUB       | 10    | 110010 11000 | subtract | 0110       |
| AND       | 10    | 100010 10000 | AND      | 0000       |
| ORR       | 10 <  | 101010 10000 | OR       | 0001       |

Bottom four use Opcode bits to determine ALU action

| A | ĹUOp | Operation |
|---|------|-----------|
|   | 00   | Add       |
|   | 01   | pass b    |
|   | 10   | R-format  |
|   | 11   | Subtract  |

#### Designing ALU Control

| Operation | AL | Uop |   | Opcode |    |    |     |   |    |     | ALU | C   | Operation    |          |   |   |   |   |
|-----------|----|-----|---|--------|----|----|-----|---|----|-----|-----|-----|--------------|----------|---|---|---|---|
|           | 1  | 0   | х | 30     | 29 | Х  | Х   | X | Х  | 24  | Х   | x ( | $\mathbf{x}$ | action   | 3 | 2 | 1 | 0 |
| LDUR      | 0  | 0   | Х | Х      | Х  | Х  | Х   | X | Х  | Х   | X   | X   | X            | add      | 0 | 0 | 1 | 0 |
| STUR      | 0  | 0   | х | Х      | X  | Х  | Х   | X | X  | X   | X   | x   | ×            | add      | 0 | 0 | 1 | 0 |
| CBZ       | 0  | 1   | х | X      | X  | Х  | Х   | X | Х  | X   | X   | ×   | X            | pass b   | 0 | 0 | 1 | 1 |
| ADD       | 1  | 0   | С | 0      | 0  | С  | С   | С | c  | 1 ( | 9)  | С   | С            | add      | 0 | 0 | 1 | 0 |
| SUB       | 1  | 0   | С | 1      | 0  | С  | С   | c | 10 | 1   | c   | С   | С            | subtract | 0 | 1 | 1 | 0 |
| AND       | 1  | 0   | С | 0      | 0  | С  | C   | C | d  | Ø   | С   | С   | С            | AND      | 0 | 0 | 0 | 0 |
| ORR       | 1  | 0   | С | 0      | 1  | c/ | ( c | C | c  | 0   | С   | С   | С            | OR       | 0 | 0 | 0 | 1 |

- Remove non-varying Opcode bit positions (c in table) for ALUop=1
- Split ALU control input as Operation3, Operation2, Operation1,
  Operation0
  (Operation3=0 for our subset of ARM)

### Implementing Main Control Function

| Type     | Reg2 | ALU | Mem   | Reg   | Mem  | Mem   | Brch | ALU | ALU |
|----------|------|-----|-------|-------|------|-------|------|-----|-----|
|          | Loc  | Src | ToReg | Write | Read | Write |      | op1 | op0 |
| R-format | 0    | 0   | 0     | 1     | 0    | 0     | 0    | 1   | 0   |
| LDUR     | X    | 1   | 1     | 1     | 1 (  | 0     | 0    | 0   | 0   |
| STUR     | 1    | 1   | X     | 0     | 0    | ) 1   | 0    | 0   | 0   |
| CBZ      | 1    | 0   | Х     | 0     | (0)  | 0     | 1    | 0   | 1   |

Note: MemRead is **never** don't care (multiple of 4 or crash!)

| Type     | Binary Opcode | Simplified Opcode                           |
|----------|---------------|---------------------------------------------|
| R-format | 1xx 0101 x000 | xxx 0101 xx0x                               |
| LDUR     | 11111000010   | $\times1\times1100\times\times1\times$      |
| STUR     | 111/1100 0000 | $\times1\times1100\times\!\!\times0\times$  |
| CBZ      | 101 1010 0xxx | $\times 0 \times 1010 \times \times \times$ |
| C:1:E    | (             | 00 00 07 06 05 00                           |

Simplified opcode bits: 30,28,27,26,25,22

Software generates simplified circuit, or...

#### Two Level Main Control Circuit



### Performance of Single Cycle Machines

- Suppose memory units take 200 ps (picoseconds), ALUs 200 ps, register files 100 ps, no delay on other units
- Branch take 400 ps, CBZ take 500 ps, R-format instructions 600 ps, STUR 700 ps, LDUR 800 ps.
- Clock period must be increased to 800 ps or more
- Even worse when floating-point instructions are implemented
- Idea: use multicycle implementation and R format

#### Modifying the datapath

- Normally design complete datapath for all instructions together.
- Various ways to modify datapath. The following is one approach for adding a new assembly instruction:
  - Determine what datapath is needed for new command
  - Check if any components in current datapath can be used
  - Wire in components of new datapath into existing datapath Probably requires MUXes
  - 4 Add new control signals to Control units
  - Adjust old control signals to account for new command

#### Adding the branch command



Figure 4.23 from the text

©2017 Elsevier. Reproduced with permission from Computer Organization and Design, ARM edition.

## Add Branch Relative (BREL) Instruction

We will add another command, "Branch relative" (BREL) to the updated datapath.

This instruction is I-format, it branches based on a register:

BREL Rn

Sets PC to PC+4\*Rn. Rn is in bits 9-5.

| I | opcode |    |    | ALU immediate | Rn |     | Rd |
|---|--------|----|----|---------------|----|-----|----|
|   | 31     | 22 | 21 | 10            | 9  | 5 4 | 0  |

\*\* Try this yourself. The process is explained in the following slides.

### Add Branch Relative (BREL) Instruction

Add a control bit BREL. For the "Shift left 2" unit's input, add a mux to choose between Read data 1 and Sign-extend. BREL is the select signal for this mux. If BREL=1, register Rn is given to "Shift left 2".



## Add Branch Relative (BREL) Instruction

The BREL signal also goes into the OR gated added previously.



### Control Signals For BREL Instruction

- First, BREL=1, Branch=Uncondbranch=0, because BREL is used to signal we are branching instead.
- RegWrite=0, MemRead=MemWrite=0
- Don't cares:
  - ► Reg2Loc=X, because we are not using "Read Register 2".
  - ► MemtoReg=X, because are not writing back to the register file.
  - ► ALUOp=XX, ALUSrc=X, because we are not using the ALU.

Remember to indicate that BREL=0 for all other instructions.



# Textbook Readings



► Section 4.1 – 4.4

