BBBs



Prouss:

CSA:



ECE 383 - Embedded Computer Systems II Lecture 11 - Datapath and Control

**UNITED STATES** 

AIR FORCE ACADEMY

Mini-C Ch DP J FSM BBBs cs/sw

· Like Button / ACTION



#### **Lesson Outline**

- This is the second of the se
- Datapath and Control Timing
- VHDL Instantiation
- Keyboard serial to parallel converter











- Datapath and Control Design Methodology
  - Datapath responsible for data manipulations
  - Control responsible for sequencing the actions of the datapath



Fig 10.0 - An abstract digital system constructed from a datapath and a control unit.



- Reasons to examine the timing behavior of a datapath and control circuit.
  - First, so that we can make informed predictions about the expected clocking frequency of our circuits.
  - Second, so that we can identify critical paths in our circuit.
  - 3. Third, so that we can develop our intuition about the operation of these complex circuits.



Circuit from Lesson 10 – Search algorithm for minimum

Anything new in the critical parth (from lesson 9)?





5 February 2021



#### Before: 3 times in critical path --- Now 5 times!

- $\blacksquare$  T<sub>p</sub>(A) T<sub>pd</sub>(FF) Propagation Delay of Flip Flops
  - FF is input to OEs
- T<sub>p</sub>(B) Q<sub>valid</sub> OEs assert their new values
- T<sub>p</sub>(C) SW<sub>valid</sub> time difference between the application of a valid control word to the datapath and the status input to the control unit becoming valid





- T<sub>p</sub>(D) D<sub>valid</sub> delay between the status inputs becoming valid and the MIEs becoming valid
- T<sub>p</sub>(E) T<sub>setup</sub> Once the memory inputs have stabilized, they must be allowed some setup time





### **VHDL** Instantiation



#### **VHDL** Instantiation

Binding - technique of assigning signals in the toplevel entity (caller) to the signals in the instance

```
uut: lec10
    Generic map(5)
    PORT MAP (
    clk => clk,
    reset => reset,
    crtl => crtl,
    D => loadInput,
    Q => cntOutput);
```

- Port signals clk, reset, crtl, D and Q were defined inside the lec10 component
- signals clk, reset, crtl, loadInput, and cntOutput were defined as signals in the higher-level testbench



#### VHDL Instantiation

We could shorten this instantiation by using the default binding calling convention shown in the code below

uut: lec10
Generic map(5)
PORT MAP (clk, reset, crtl, loadInput, cntOutput);

- Important Note: When you use the default binding, the order of the signals must match the exact same order that is defined in the entity description.
- Generates a more compact instantiation statement.



end compare;

# Unused outputs and OPEN keyword

However, we could shorten this instantiation by using the default binding calling convention below:

```
entity compare is
  generic(N: integer := 4);
  port(x,y : in unsigned(N-1 downto 0);
     g,l,e: out std_logic);
```

- example: compare port map (A, B, OPEN, OPEN, equal);
  - Synthesis engine can remove the logic associated with any of the OPEN signals and reduce the resources used on the FPGA.



## Subvectors and Concatenation

- There are times when we will need to rebuild a std\_logic\_vector from pieces of other vectors.
- Vector is defined as signal(7 downto 0), you can replace the limits with anything in between to get a small subvector
- For example, you could ask for signal(5 downto 2) for a 4-bit sub-vector of signal.

- The concatenation operation, &, is a way to "glue" two vectors together.
- For example, to build a 8-bit vector you could legally write in VHDL

```
swap_nibbles <= signal(3 downto 0) & signal (7 downto 4);
swap_nibbles <= lower_nibble & upper_nibble;
swap_nibbles
```

■ These two concepts come together in the shift register used in the lecture 11 code, which contains the following line of VHDL code.

```
Is this shift left or shift right?

| Lit & | 10-bits |
| shiftReg <= kbData & shiftReg (10 downto 1);
```





#### How would you shift left?

How do you make a Serial to Parallel Converter?





# **Keyboard Serial to Parallel Converter**



## **Keyboard Serial to Parallel Converter**

| Nomenclature:    | PS/2 Keyboard                                                                                                                                                             |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Input:      | none                                                                                                                                                                      |
| Data Output:     | 1-bit data, nominally logic 1                                                                                                                                             |
| Control:         | none                                                                                                                                                                      |
| Status:          | none                                                                                                                                                                      |
| Others:          | 1-bit clk, nominally logic 1                                                                                                                                              |
| Physical Input:  | key press and key release events                                                                                                                                          |
| Physical Output: | none                                                                                                                                                                      |
| Behavior:        | When a key is pressed, its 8-bit make code is transmitted. When a key is released, an 8-bit break code is transmitted, immediately followed by the key's 8-bit scan code. |





Example: how do you type "A"?

"shift"

"a"

When we press one key, how many bits come out? \_\_\_\_\_

... and what do we want to decode (for HW08)?

For decoding, do we want to save a bit on the rising or falling edge?



## **Keyboard Serial to Parallel Converter**

| Nomenclature: | Keyboard scan code reader                                                                                                                                                                                                                                                                  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Data Input:   | 1-bit kd data, nominally logic 1 1-bit kd clk, nominally logic 1                                                                                                                                                                                                                           |
| Data Output:  | 8-bit scan code                                                                                                                                                                                                                                                                            |
| Control:      | none                                                                                                                                                                                                                                                                                       |
| Status:       | 1-bit busy, nominally logic 0                                                                                                                                                                                                                                                              |
| Others:       | 1-bit clk, nominally logic 1                                                                                                                                                                                                                                                               |
| Behavior:     | Interprets the PS/2 keyboard clk and data signal from a keypress event and outputs the associated scan code. The busy signal goes high when the first data bit arrives and stays high until the last data bit is received. Busy is low only when there is a valid scan code on the output. |



Given: testbench, keyboard, lec11, and datapath VHDL code, and CU mini-C

HW08: You design control FSM CU and create block diagram of DP (BBBs!)



#### mini-C algorithm to decode:

```
1. while(1) {
2.
     busy=0;
     while (kb_clk == 1);
3.
     busy=1;
4.
5.
     for (count=0; count<33; count++) {</pre>
       while(kb_clk == 1);
6.
7.
        shift = (shift << 1) | kb_data; // oops, should be right not left shift? Why?</pre>
8.
        while(kb_clk == 0);
9.
     } // end for
      scan = shift[9..2];
10.
11. } // end while 1
```



#### **Homework #8**



- Now lets build the datapath and control using the technique learned in lecture 10.
- Your homework is to build the control unit for the keyboard scancode reader.



#### **Homework #8**

A see given code

