

#### Is Now Part of



## ON Semiconductor®

To learn more about ON Semiconductor, please visit our website at <a href="https://www.onsemi.com">www.onsemi.com</a>

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, emplo



January 2014

# FAN6747WL Highly Integrated Green-Mode PWM Controller

#### **Features**

- High-Voltage Startup
- AC-Line Brownout Protection by HV Pin
- Constant Output Power Limit by HV Pin (Full AC-Line Range)
- Built-in 8ms Soft-Start Function
- Two-Level Over-Current Protection (OCP) with 215 ms Debounce
- Short-Circuit Protection (SCP) with 15ms Debounce as Output Short
- Peak-Current Mode Operation with Cycle-by-Cycle Current Limiting
- Low Startup Current: 30 μA
- Low Operating Current: 1.7 mA
- Over-Temperature Protection (OTP) with External Negative-Temperature-Coefficient (NTC) Thermistor
- PWM Frequency Decreasing at Green-Mode
- V<sub>DD</sub> Over-Voltage Protection (OVP)
- Internal Latch Circuit for OVP, OTP, SCP, and OCP

#### **Applications**

General-purpose switch-mode power supplies and flyback power converters, including:

- Power Adapters
- SMPS with Peak-Current Output, such as for Printers, Scanners, Motor Drivers
- AC/DC NB Adapters
- Open-Frame SMPS

## **Description**

The highly integrated FAN6747WL PWM controller provides several features to enhance the performance of flyback converters. To minimize standby power consumption, a proprietary Green-Mode function provides off-time modulation to decrease the switching frequency with load condition.

Under zero-load condition, the power supply enters Burst Mode and burst frequency can be low to reduce power. Green Mode enables the power supply to meet international power conservation requirements.

The FAN6747WL is specially designed for SMPS with peak-current output. It incorporates a cycle-by-cycle current limiting and two-level Over-Current-Protection (OCP) that can handle peak load with a debounce time. Once the current is over the threshold level, it triggers the first counter 15 ms and checks if  $V_{DD}$  is below 10 V; if it is, the PWM latches off for SCP. If  $V_{DD}$  is higher than 10 V; it keeps counting to 215 ms, then the PWM latches off for OCP.

FAN6747WL also integrates a frequency-hopping function that helps reduce EMI emission of a power supply with minimum line filters. The built-in synchronized slope compensation helps achieve stable peak-current control. To keep constant output power limit over universal AC input range, the current limit and OCP threshold voltage are adjusted according to AC line voltage detected by the HV pin. The gate output is clamped at 13.5 V to protect the external MOSFET from over-voltage damage.

Other protection functions include AC-line brownout protection with hysteresis and  $V_{DD}$  over-voltage protection. For over-temperature protection, an external NTC thermistor is applied to sense the ambient temperature. When OCP, OVP, SCP, or OTP is activated, an internal circuit latches off the controller. The latch is reset when  $V_{DD}$  drops to  $V_{DD-LH}$ .

## **Ordering Information**

| Part Number | Operating<br>Temperature Range | Package                                                                             | Packing Method |
|-------------|--------------------------------|-------------------------------------------------------------------------------------|----------------|
| FAN6747WLMY | -40 to +105°C                  | 8-Lead, Small-Outline Integrated Circuit (SOIC), JEDEC MS-012, .15-Inch Narrow Body | Tape & Reel    |

## **Application Diagram**



Figure 1. Typical Application

## **Internal Block Diagram**



Figure 2. Functional Block Diagram

## **Marking Information**



- **f**: Fairchild Logo
- Z: Plant Code
- X: Year Code
- Y: Week Code
- TT: Die Run Code
- F: L = OCP latch
- T: Package Type (N = DIP, M = SOP)
- P: Y = Green Compound
- M: Manufacturing Flow Code

Figure 3. Top Mark

## **Pin Configuration**



Figure 4. Pin Assignments

## **Pin Definitions**

| Pin# | Name  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | GND   | <b>Ground</b> . This pin is used for the ground potential of all the pins. A 0.1 μF decoupling capacitor placed between VDD and GND is recommended.                                                                                                                                                                                                                                                                                                                                                                                |
| 2    | FB    | <b>Feedback</b> . The output voltage feedback information from the external compensation circuit is fed into this pin. The PWM duty cycle is determined from this pin and the current-sense signal from Pin 6.                                                                                                                                                                                                                                                                                                                     |
| 3    | NC    | No Connection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4    | HV    | <b>High-Voltage Startup</b> . This pin is connected to the line input via diodes and resistors to meet brownout and high/low line compensation. Once the voltage of the HV pin is lower than the brownout voltage, PWM output is turned off. High/low line compensation dominates the OCP level and cycle-by-cycle current limit to solve the unequal OCP level and power-limit problems under universal input.                                                                                                                    |
| 5    | RT    | Over-Temperature Protection. For over-temperature protection, an external NTC thermistor is connected from this pin to GND. The impedance of the NTC decreases at high temperatures. Once the voltage of the RT pin drops below the threshold voltage, the controller latches off the PWM. If the RT pin is not connected to the NTC resistor for over temperature protection, it is recommended to connect one 100 K $\Omega$ resistor to ground to prevent noise interference. This pin is limited by internal clamping circuit. |
| 6    | SENSE | <b>Current Sense</b> . This pin is used to sense the MOSFET current for the Current-Mode PWM and OCP. If the switching current is higher than the OCP threshold and lasts 215 ms, the controller latches off the PWM.                                                                                                                                                                                                                                                                                                              |
| 7    | VDD   | <b>Supply Voltage</b> . IC operating current and MOSFET driving current are supplied using this pin. This pin is connected to an external bulk capacitor of typically 10 μF. The threshold voltages for startup and turn-off are 16.5 V and 9 V, respectively. The operating current is lower than 2 mA.                                                                                                                                                                                                                           |
| 8    | GATE  | <b>Gate Driver Output</b> . The totem-pole output driver for the power MOSFET. It is internally clamped below 13.5 V.                                                                                                                                                                                                                                                                                                                                                                                                              |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Par                                                                                                  | Parameter                          |     | Max. | Unit |
|------------------|------------------------------------------------------------------------------------------------------|------------------------------------|-----|------|------|
| $V_{DD}$         | DC Supply Voltage                                                                                    | DC Supply Voltage                  |     |      | V    |
| V <sub>HV</sub>  | Suddenly Input Voltage to HV Pin within 1 Second (Series connect with R <sub>HV</sub> )              |                                    |     | 640  | V    |
| V <sub>L</sub>   | Input Voltage to FB, SENSE, RT Pi                                                                    | Input Voltage to FB, SENSE, RT Pin |     |      | V    |
| P <sub>D</sub>   | Power Dissipation (T <sub>A</sub> <50°C)                                                             |                                    |     | 400  | mW   |
| Өда              | Thermal Resistance (Junction-to-A                                                                    | mbient)                            |     | 150  | °C/W |
| TJ               | Operating Junction Temperature                                                                       |                                    | -40 | +125 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                                                            |                                    | -55 | +150 | °C   |
| T <sub>L</sub>   | Lead Temperature (Soldering, 10 S                                                                    | econds)                            |     | +260 | °C   |
| ESD              | Electrostatic Discharge Capability,                                                                  | Human Body Model, JESD22-A114      | 5   |      | kV   |
| ESD              | All Pins Except HV Pin <sup>(3)</sup> Human Body Model, JESD22-A114 Charge Device Model, JESD22-C101 |                                    |     | 2    | K.V  |

#### Notes:

- 1. Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device.
- 2. All voltage values, except differential voltages, are given with respect to the network ground terminal.
- 3. ESD with the HV pin: CDM = 1250 V and HBM = 1000 V.

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                     | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------|------|------|------|------|
| T <sub>A</sub>  | Operating Ambient Temperature | -40  |      | +105 | °C   |
| $V_{HV}$        | Input Voltage to HV Pin       |      |      | 500  | V    |
| R <sub>HV</sub> | HV Startup Resistor           | 150  | 200  | 250  | kΩ   |

## **Electrical Characteristics**

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise specified.

| Symbol                  | Parameter                                                                            | Condition                                                | Min.                     | Тур.                     | Max.                     | Unit |
|-------------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------|--------------------------|--------------------------|--------------------------|------|
| V <sub>DD</sub> Section | 1                                                                                    |                                                          | •                        |                          |                          |      |
| V <sub>OP</sub>         | Continuously Operating Voltage                                                       |                                                          |                          |                          | 24                       | V    |
| $V_{DD-ON}$             | Turn-On Threshold Voltage                                                            |                                                          | 15.5                     | 16.5                     | 17.5                     | V    |
| V <sub>DD-OFF</sub>     | PWM Turn-Off Threshold Voltage                                                       |                                                          | 8                        | 9                        | 10                       | V    |
| V <sub>DD-OLP</sub>     | Threshold Voltage on V <sub>DD</sub> for HV JFET Turn-On in Protection Condition     | After Trigger OCP/<br>SCP/ OVP/ OTP                      | 5.5                      | 6.5                      | 7.5                      | ٧    |
| V <sub>DD-LH</sub>      | Threshold Voltage on VDD Pin for Latch-Off Release Voltage                           |                                                          | 3.5                      | 4.0                      | 4.5                      | V    |
| V <sub>DD-AC</sub>      | Threshold Voltage on VDD Pin for Disable AC Recovery to Avoid Startup Failure        |                                                          | V <sub>DD-OFF</sub> +2.5 | V <sub>DD-OFF</sub> +3.0 | V <sub>DD-OFF</sub> +3.5 | ٧    |
| V <sub>DD-SCP</sub>     | Threshold Voltage on VDD Pin for Short-Circuit Protection (SCP)                      | V <sub>FB</sub> > V <sub>FBO</sub>                       | V <sub>DD-OFF</sub> +0.5 | V <sub>DD-OFF</sub> +1.0 | V <sub>DD-OFF</sub> +1.5 | V    |
| І <sub>ІН</sub>         | Holding Current Under Latch-Off Condition                                            | V <sub>DD</sub> = 5 V                                    | 80                       | 100                      | 120                      | μΑ   |
| I <sub>DD-ST</sub>      | Startup Current                                                                      | V <sub>DD-ON</sub> – 0.16 V                              |                          |                          | 30                       | μΑ   |
| I <sub>DD-OLP</sub>     | Holding Current at PWM-Off Phase                                                     | V <sub>DD-OLP</sub> + 0.1 V                              | 180                      | 240                      | 300                      | μA   |
| I <sub>DD-OP1</sub>     | Operating Supply Current when PWM Operating                                          | V <sub>DD</sub> = 20 V, V <sub>FB</sub> = 3 V, Gate Open |                          | 1.7                      | 2.0                      | mA   |
| I <sub>DD-OP2</sub>     | Operating Supply Current when PWM Stopped                                            | V <sub>DD</sub> = 20 V, V <sub>FB</sub> = 3 V, Gate Open |                          | 1.2                      | 1.5                      | mA   |
| V <sub>DD-OVP</sub>     | Threshold Voltage on VDD Pin for V <sub>DD</sub> Over-Voltage Protection (Latch-Off) |                                                          | 24                       | 25                       | 26                       | V    |
| t <sub>D-OVP</sub>      | V <sub>DD</sub> OVP Debounce Time                                                    | $V_{FB} > V_{FB-N}$                                      | 75                       | 160                      | 245                      | μs   |

Continued on the following page...



Figure 5. UVLO Specification

 $V_{\text{DD}}$  = 15 V and  $T_{\text{A}}$  = 25°C, unless otherwise specified.

| Symbol                 | Parameter                                                            | Condition                                      | Min. | Тур. | Max. | Unit |
|------------------------|----------------------------------------------------------------------|------------------------------------------------|------|------|------|------|
| HV Sectio              | n                                                                    |                                                |      | •    | •    |      |
| I <sub>HV</sub>        | Supply Current Drawn from HV<br>Pin                                  | V <sub>HV</sub> = 120 V, V <sub>DD</sub> = 0 V | 2.0  | 3.5  | 5.0  | mA   |
| V <sub>IN-OFF</sub>    | PWM Turn-Off Threshold                                               | DC Source Series R = 200 k $\Omega$ to HV Pin  | 92   | 102  | 112  | V    |
| V <sub>IN-ON</sub>     | PWM Turn-On Threshold                                                | DC Source Series R = 200 k $\Omega$ to HV Pin  | 104  | 114  | 124  | V    |
| $\Delta V_{IN}$        | Change in V <sub>IN</sub> , V <sub>IN-ON</sub> - V <sub>IN-OFF</sub> | DC Source Series R = 200 kΩ to HV Pin          | 6    | 12   | 18   | V    |
|                        | Line Voltage Sample cycle                                            | $V_{FB} > V_{FB-N}$                            | 170  | 205  | 240  |      |
| t <sub>s-cycle</sub>   |                                                                      | V <sub>FB</sub> < V <sub>FB-G</sub>            | 450  | 615  | 780  | μs   |
| t <sub>S-TIME</sub>    | Line Voltage Sample Period                                           |                                                |      | 20   |      | μs   |
| t <sub>D_VIN-OFF</sub> | PWM Turn-Off Debounce Time                                           | $V_{FB} > V_{FB-N}$                            | 65   | 75   | 85   | ms   |
|                        |                                                                      | V <sub>FB</sub> < V <sub>FB-G</sub>            | 180  | 235  | 290  | ms   |

Continued on the following page...



Figure 6. Normal UVLO and Two-Step UVLO Behavior



Figure 7. Brownout Circuit

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise specified.



Figure 8. Brownout Behavior



Figure 9. V<sub>DD-AC</sub> and AC Recovery

 $V_{\text{DD}}$  = 15 V and  $T_{\text{A}}$  = 25°C, unless otherwise specified.

| Symbol                                        | Parameter                                                              | Condition                                                          | Min. | Тур.  | Max. | Unit |
|-----------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------|------|-------|------|------|
| Oscillator                                    | Section                                                                | -                                                                  |      |       | 11   |      |
| fosc                                          | Normal PWM Frequency                                                   | Center Frequency (V <sub>FB</sub> >V <sub>FB-N</sub> )             | 61   | 65    | 69   | kHz  |
| $t_{JTR}$                                     | Hopping Period                                                         |                                                                    |      | 4.8   |      | ms   |
| f <sub>OSC-G</sub>                            | Green-Mode Minimum<br>Frequency                                        |                                                                    | 20   | 23    | 26   | kHz  |
| $V_{FB-N}$                                    | FB Threshold Voltage for Frequency Reduction                           | Pin, FB Voltage ( $V_{FB} = V_{FB-N}$ ), $f_{OSC} - 5 \text{ KHz}$ | 2.6  | 2.8   | 3.0  | ٧    |
|                                               | Beginning                                                              | Hopping Range                                                      | ±3.7 | ±4.2  | ±4.7 | kHz  |
|                                               | FB Threshold Voltage for                                               | Pin, FB Voltage (V <sub>FB</sub> = V <sub>FB-G</sub> )             | 2.1  | 2.3   | 2.5  | V    |
| $V_{FB-G}$                                    | V <sub>FB-G</sub> Turn-Off Hopping and Frequency Reduction Destination | Hopping Range                                                      |      | ±1.45 |      | kHz  |
| V <sub>OZ-ON</sub>                            | FB Threshold Voltage for Zero-Duty Recovery                            |                                                                    | 1.6  | 1.8   | 2.0  | ٧    |
| V <sub>FB-ZDC</sub><br>(V <sub>OZ-OFF</sub> ) | FB Threshold Voltage for Zero Duty                                     |                                                                    | 1.5  | 1.7   | 1.9  | ٧    |
| V <sub>OZ-ON</sub><br>-V <sub>OZ-OFF</sub>    | FB Voltage Hysteresis for V <sub>OZ-</sub> ON to V <sub>OZ-OFF</sub>   |                                                                    | 50   | 100   | 150  | mV   |
| $f_{DV}$                                      | Frequency Variation vs. V <sub>DD</sub> Deviation                      | V <sub>DD</sub> = 12 V to 22 V                                     |      |       | 5    | %    |
| $f_{DT}$                                      | Frequency Variation vs. Temperature Deviation                          | T <sub>A</sub> = -40 to 105°C                                      |      |       | 5    | %    |

Continued on the following page...



Figure 10. PWM Frequency



Figure 11. Burst-Mode Diagram

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise specified.

| Symbol                     | Parameter                                                     | Condition                                        | Min.  | Тур.  | Max.  | Unit |
|----------------------------|---------------------------------------------------------------|--------------------------------------------------|-------|-------|-------|------|
| Feedback In                | put Section                                                   |                                                  |       |       |       |      |
| A <sub>V</sub>             | Input-Voltage to Current-<br>Sense Attenuation                | V <sub>FB</sub> < V <sub>FB-G</sub>              | 1/4.5 | 1/4.0 | 1/3.5 | V/V  |
| $Z_{FB}$                   | Input Impedance                                               |                                                  | 13.4  | 15.5  | 17.6  | kΩ   |
| $V_{FBO}$                  | FB Pin Open Voltage                                           |                                                  | 4.8   | 5.0   | 5.2   | V    |
| $V_{FB-OLP}$               | FB Open-Loop Protection Threshold Voltage                     |                                                  | 4.3   | 4.6   | 4.9   | >    |
| t <sub>D-OLP</sub>         | Open-Loop Protection<br>Debounce Time                         | V <sub>FB</sub> >V <sub>FB-OLP</sub>             | 190   | 215   | 240   | ms   |
| Current Sens               | se Section                                                    |                                                  |       |       |       |      |
| t <sub>PD</sub>            | Delay to Output                                               |                                                  |       | 65    | 200   | ns   |
| t <sub>LEB</sub>           | Leading-Edge Blanking Time                                    |                                                  | 230   | 270   | 310   | ns   |
| $V_{\text{limit-L}}$       | Current Limit at Low Line (V <sub>AC-RMS</sub> = 86 V)        | $V_{DC}$ = 122 V, Series R = 200 kΩ to HV        | 0.790 | 0.825 | 0.860 | >    |
| $V_{\text{limit-H}}$       | Current Limit at High Line (V <sub>AC-RMS</sub> = 259 V)      | $V_{DC}$ = 366 V, Series R = 200 kΩ to HV        | 0.690 | 0.725 | 0.760 | ٧    |
| V <sub>OCP-L</sub>         | OCP Trigger Level at Low<br>Line (V <sub>AC-RMS</sub> = 86 V) | $V_{DC}$ = 122 V, Series R = 200 kΩ to HV        | 0.450 | 0.480 | 0.510 | V    |
| V <sub>OCP-H</sub>         | OCP Trigger Level at High<br>Line (V <sub>AC</sub> = 259 V)   | $V_{DC}$ = 366V , Series R = 200 kΩ to HV        | 0.390 | 0.420 | 0.450 | ٧    |
| t <sub>SOFT-START</sub>    | Period During Startup                                         | Startup Time                                     | 7     | 8     | 9     | ms   |
| t <sub>D-OCP</sub>         | Debounce Time for Output OCP                                  | V <sub>CS</sub> >V <sub>OCP</sub>                | 190   | 215   | 240   | ms   |
| t <sub>D-SCP</sub>         | Debounce Time for Output SCP                                  | $V_{CS}$ > $V_{OCP}$ and $V_{DD}$ < $V_{DD-SCP}$ | 12    | 15    | 18    | ms   |
| <b>PWM Output</b>          | Section                                                       |                                                  |       |       |       |      |
| DCY <sub>MAX</sub>         | Maximum Duty Cycle                                            |                                                  | 82.0  | 87.0  | 92.0  | %    |
| V <sub>OL</sub>            | Output Voltage Low                                            | V <sub>DD</sub> = 15 V, I <sub>O</sub> = 50 mA   |       |       | 1.5   | V    |
| V <sub>OH</sub>            | Output Voltage High                                           | V <sub>DD</sub> = 12 V, I <sub>O</sub> = 50 mA   | 8     |       |       | V    |
| t <sub>R</sub>             | Rising Time                                                   | GATE = 1 nF                                      |       | 95    |       | ns   |
| t <sub>F</sub>             | Falling Time                                                  | GATE = 1 nF                                      |       | 30    |       | ns   |
| V <sub>CLAMP</sub>         | Gate Output Clamping Voltage                                  | V <sub>DD</sub> = 22 V                           | 11.0  | 13.5  | 16.0  | V    |
| Over-Tempe                 | rature Protection Section                                     |                                                  |       |       |       |      |
| I <sub>RT</sub>            | Output Current of RT Pin                                      |                                                  | 92    | 100   | 108   | μA   |
| V <sub>OTP-LATCH-OFF</sub> | Threshold Voltage for Over-Temperature Protection             |                                                  | 1.00  | 1.05  | 1.10  | V    |
| 4                          | Over-Temperature Latch-Off                                    | $V_{FB} > V_{FB-N}$                              | 14    | 16    | 18    | ms   |
| t <sub>D_OTP-LATCH</sub>   | Debounce Time                                                 | V <sub>FB</sub> < V <sub>FB-G</sub>              | 40    | 51    | 62    | ms   |
| V <sub>OTP2-LATCH</sub>    | Second Threshold Voltage for<br>Over-Temperature Protection   |                                                  | 0.65  | 0.70  | 0.75  | V    |
| t                          | Second Over-Temperature                                       | $V_{FB} > V_{FB-N}$                              | 110   | 185   | 260   | 110  |
| t <sub>D_OTP2-LATCH</sub>  | Latch-Off Debounce Time                                       | V <sub>FB</sub> < V <sub>FB-G</sub>              | 320   | 605   | 890   | μs   |

## **Typical Performance Characteristics**



Figure 12. Startup Current (IDD-ST) vs. Temperature



Figure 14. Start Threshold Voltage ( $V_{DD\text{-}ON}$ ) vs. Temperature



Figure 16. Supply Current Drawn from HV Pin (I<sub>HV</sub>) vs. Temperature



Figure 18. Frequency in Normal Mode (fosc) vs. Temperature



Figure 13. Operation Supply Current (I<sub>DD-OP1</sub>) vs. Temperature



Figure 15. Minimum Operating Voltage (V<sub>DD-OFF</sub>) vs. Temperature



Figure 17. HV Pin Leakage Current After Startup (I<sub>HV-LC</sub>) vs. Temperature



Figure 19. Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature

## **Typical Performance Characteristics**



Figure 20. FB Open-Loop Trigger Level (V<sub>FB-OLP</sub>) vs. Temperature



Figure 22. V<sub>DD</sub> Over-Voltage Protection (V<sub>DD-OVP</sub>) vs. Temperature



Figure 24. Over-Temperature Protection Threshold Voltage ( $V_{OTP}$ ) vs. Temperature



Figure 26. Brown-In (V<sub>IN-ON</sub>) vs. Temperature



Figure 21. Debounce Time of FB Pin Open-Loop Protection (t<sub>D-OLP</sub>) vs. Temperature



Figure 23. Output Current from RT Pin (I<sub>RT</sub>) vs. Temperature



Figure 25. Over-Temperature Protection Threshold Voltage (V<sub>OTP2</sub>) vs. Temperature



Figure 27. Brownout (V<sub>IN-OFF</sub>) vs. Temperature

## **Operation Description**

#### **Startup Current**

For startup, the HV pin is connected to the line input through an external diode and resistor,  $R_{\text{HV}},$  (1N4007 / 200  $K\Omega$  recommended). Peak startup current drawn from the HV pin is  $(V_{\text{AC}} \times \sqrt{2}~)/R_{\text{HV}}$  and charges the hold-up capacitor through the diode and resistor. When the  $V_{\text{DD}}$  capacitor level reaches  $V_{\text{DD-ON}},$  the startup current switches off. At this moment, the  $V_{\text{DD}}$  capacitor only supplies the FAN6747WL to maintain the  $V_{\text{DD}}$  before the auxiliary winding of the main transformer provides the operating current.

#### **Operating Current**

Operating current is around 1.7 mA. The low current enables better efficiency, lower power consumption, and reduces the  $V_{\rm DD}$  hold-up capacitance requirement.

#### **Green-Mode Operation**

The proprietary Green-Mode function provides off-time modulation to reduce the switching frequency in light-load and no-load conditions.  $V_{FB}$ , which is derived from the voltage feedback loop, is taken as the reference. Once  $V_{FB}$  is lower than the threshold voltage, switching frequency is continuously decreased to the minimum Green-Mode frequency of around 23 KHz.

#### Two-Level Over-Current Protection (OCP)

The cycle-by-cycle current limiting shuts down the PWM immediately if the sense voltage is over the limited threshold voltage (0.825 V at low line). If the sense voltage is higher than the OCP threshold (0.48 V at low line), the internal counter counts for 215 ms, then latches off the PWM. When OCP occurs, PWM output is turned off and  $V_{\rm DD}$  begins decreasing.

If  $V_{DD}$  goes below the turn-off threshold (~9 V), the controller is totally shut down.  $V_{DD}$  continues to discharge below  $V_{DD-OLP}$  by  $I_{DD-OLP}$ . Then  $V_{DD}$  is charged up to the turn-on threshold voltage of 16.5 V through the startup resistor. When  $V_{DD}$  is charged to 16.5 V, it cycles again. This phenomenon is called two-level UVLO.

# Brownout and Constant Power Limited HV Pin

The HV pin can detect the peak value of the AC line voltage for brownout function and adjust the current-limit level for constant output power limit. Through two fast diodes and a startup resistor to sample the AC line voltage, the peak value is refreshed and stored in a register at each sampling cycle.

Equations 1 and 2 calculate the level of brown-in and brownout in RMS value:

$$V_{AC-ON} (RMS) = 0.9V \times \frac{(R_{HV} + 1.6)}{1.6}) y \sqrt{2}$$
 (1)

$$V_{AC-OFF} (RMS \neq 0.81V \times \frac{(R_{HV} + 1.6)}{1.6}) y \sqrt{2}$$
 (2)

where  $R_{HV}$  is in  $k\Omega$ .

The HV pin can perform current limit to shrink the tolerance of Over-Current Protection (OCP) under the full range of AC voltage to linearly current limit curve, as shown in Figure 28.



Figure 28. Linearly Current Limit Curve

## **Short-Circuit Protection (SCP)**

This protection is used to handle the huge output demand if the power supply output is suddenly shorted to ground. If  $V_{DD}$  drops under 10 V and the sensed voltage is higher than the limited threshold voltage, SCP is triggered and PWM output is latched off. This latch condition is reset only if  $V_{DD}$  is discharged under 4 V.

#### **Under-Voltage Lockout (UVLO)**

The turn-on and turn-off thresholds are fixed internally at 16.5 V and 9 V, respectively. During startup, the hold-up capacitor must be charged to 16.5 V through the startup resistor to enable the IC. The hold-up capacitor continues to supply  $V_{DD}$  until the energy can be delivered from auxiliary winding of the main transformer.  $V_{DD}$  must not drop below 9 V during startup. This UVLO hysteresis window ensures that the hold-up capacitor is adequate to supply  $V_{DD}$  during startup.

#### Leading-Edge Blanking (LEB)

Each time the power MOSFET is switched on, a turn-on spike occurs on the sense-resistor. To avoid premature termination of the switching pulse, a leading-edge blanking time is built in. During this blanking period, the current-limit comparator is disabled and cannot switch off the gate driver.

#### **Gate Output / Soft Driving**

The BiCMOS output stage is a fast totem-pole gate driver. Cross conduction has been avoided to minimize heat dissipation, increase efficiency, and enhance reliability. The output driver is clamped by an internal 13.5 V Zener diode to protect power MOSFET transistors against undesirable gate over voltage. A soft-driving waveform is implemented to minimize EMI.

### **V<sub>DD</sub> Over-Voltage Protection (OVP)**

 $V_{DD}$  over-voltage protection is built in to prevent damage due to abnormal conditions. If the  $V_{DD}$  voltage is over the over-voltage protection voltage ( $V_{DD-OVP}$ ) and lasts for  $t_{D-OVP}$ , the PWM pulses are disabled until the  $V_{DD}$  voltage drops below 4 V, then restarts. Over-voltage conditions are usually caused by open feedback loops.

#### **Soft-Start**

For many applications, it is necessary to minimize the inrush current at startup. The built-in 8ms soft-start circuit significantly reduces the startup current spike and output voltage overshoot.

#### **Built-In Slope Compensation**

The sensed voltage across the current-sense resistor is used for Peak-Current-Mode control and pulse-by-pulse current limiting. Slope compensation improves stability and prevents sub-harmonic oscillation. FAN6747WL inserts a synchronized, positive-going, ramp at every switching cycle.

## **Constant Output Power Limit**

When the SENSE voltage across sense resistor  $R_S$  reaches the threshold voltage, the output GATE drive is turned off after a small delay,  $t_{PD}$ . This delay introduces an additional current proportional to  $t_{PD} \cdot V_{IN} / L_P$ . Since the delay is nearly constant regardless of the input voltage  $V_{IN}$ , higher input voltage results in a larger additional current and the output power limit is higher than under low input line voltage. To compensate this variation for a wide AC input range, a power-limiter is controlled by the HV pin to solve the unequal power-limit problem. The power limiter is fed to the inverting input of the OCP comparator. This results in a lower current limit at high-line input than at low-line input.

#### **Over-Temperature Protection (OTP)**

A NTC thermistor,  $R_{NTC}$ , in series with a resistor,  $R_A$ , is connected from the RT pin to GND pin. A constant current,  $I_{RT}$ , is output from this pin. The voltage of the RT pin can be expressed as  $V_{RT} = I_{RT} \cdot (R_{NTC} + R_A)$ , where  $I_{RT}$  is 100µA. The headroom of  $V_{RT}$  is limited at around 5 V by internal circuitry. As high ambient temperatures occur,  $R_{NTC}$  is smaller, such that the  $V_{RT}$  decreases. When  $V_{RT}$  is less than 1.05 V ( $V_{OTP}$ ) but over 0.7 V, the PWM turns off after  $t_{D\_OTP-LATCH}$ . The other threshold,  $V_{DD}$  under 0.7V, is used for fast shut down of FAN6747WL. If the RT pin is not connected to the NTC resistor for OTP, it is recommended to connect one 100 K $\Omega$  resistor to ground to prevent noise interference. This pin is limited by an internal clamping circuit.

### **Noise Immunity**

Noise on the current sense or control signal may cause significant pulse-width jitter, particularly in Continuous-Conduction Mode. Slope compensation helps alleviate this problem. Good placement and layout practices should be followed. Avoiding long PCB traces and component leads, locating compensation and filter components near the FAN6747WL, and increasing the power MOS gate resistance improve performance.



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdt/Patent-Marking.pdf">www.onsemi.com/site/pdt/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and exp

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support:
Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative