

### Is Now Part of



# ON Semiconductor®

# To learn more about ON Semiconductor, please visit our website at www.onsemi.com

Please note: As part of the Fairchild Semiconductor integration, some of the Fairchild orderable part numbers will need to change in order to meet ON Semiconductor's system requirements. Since the ON Semiconductor product management systems do not have the ability to manage part nomenclature that utilizes an underscore (\_), the underscore (\_) in the Fairchild part numbers will be changed to a dash (-). This document may contain device numbers with an underscore (\_). Please check the ON Semiconductor website to verify the updated device numbers. The most current and up-to-date ordering information can be found at <a href="www.onsemi.com">www.onsemi.com</a>. Please email any questions regarding the system integration to Fairchild <a href="guestions@onsemi.com">guestions@onsemi.com</a>.

ON Semiconductor and the ON Semiconductor logo are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any EDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officer



February 2007

### **FAN7382**

# **High- and Low-Side Gate Driver**

#### **Features**

- Floating Channels Designed for Bootstrap Operation to +600V
- Typically 350mA/650mA Sourcing/Sinking Current Driving Capability for Both Channels
- Common-Mode dv/dt Noise Canceling Circuit
- Extended Allowable Negative V<sub>S</sub> Swing to -9.8V for Signal Propagation at V<sub>CC</sub>=V<sub>BS</sub>=15V
- V<sub>CC</sub> & V<sub>BS</sub> Supply Range from 10V to 20V
- UVLO Functions for Both Channels
- TTL Compatible Input Logic Threshold Levels
- Matched Propagation Delay Below 50nsec
- Output In-phase with Input Signal

### **Applications**

- PDP Scan Driver
- Fluorescent Lamp Ballast
- SMPS
- Motor Driver

### **Description**

The FAN7382, a monolithic high and low side gate-drive IC, can drive MOSFETs and IGBTs that operate up to +600V. Fairchild's high-voltage process and common-mode noise canceling technique provides stable operation of the high-side driver under high-dv/dt noise circumstances. An advanced level-shift circuit allows high-side gate driver operation up to  $\rm V_{S}$ =-9.8V (typical) for  $\rm V_{BS}$ =15V. The input logic level is compatible with standard TTL-series logic gates. UVLO circuits for both channels prevent malfunction when  $\rm V_{CC}$  or  $\rm V_{BS}$  is lower than the specified threshold voltage. Output drivers typically source/sink 350mA/650mA, respectively, which is suitable for fluorescent lamp ballasts, PDP scan drivers, motor controls, etc.



### **Ordering Information**

| Part Number               | Package | Pb-Free | Operating Temperature Range | Packing Method |
|---------------------------|---------|---------|-----------------------------|----------------|
| FAN7382N                  | 8-DIP   |         |                             | Tube           |
| FAN7382M <sup>(1)</sup>   | 8-SOP   | Yes     | -40°C ~ 125°C               | Tube           |
| FAN7382MX <sup>(1)</sup>  | 0-3UF   |         |                             | Tape & Reel    |
| FAN7382M1 <sup>(1)</sup>  | 14-SOP  |         |                             | Tube           |
| FAN7382M1X <sup>(1)</sup> | 14-30P  |         |                             | Tape & Reel    |

#### Note:

1. These devices passed wave soldering test by JESD22A-111.

# **Typical Application Circuit**



Figure 1. Application Circuit for Half-Bridge

### **Internal Block Diagram**



Figure 2. Functional Block Diagram

# **Pin Assignments**



Figure 3. Pin Configuration (Top View)

### **Pin Definitions**

| Name            | Description                                  |  |  |
|-----------------|----------------------------------------------|--|--|
| V <sub>CC</sub> | Low-Side Supply Voltage                      |  |  |
| HIN             | Logic Input for High-Side Gate Driver Output |  |  |
| LIN             | Logic Input for Low-Side Gate Driver Output  |  |  |
| COM             | Logic Ground and Low-Side Driver Return      |  |  |
| LO              | Low-Side Driver Output                       |  |  |
| V <sub>S</sub>  | High-Voltage Floating Supply Return          |  |  |
| НО              | High-Side Driver Output                      |  |  |
| V <sub>B</sub>  | High-Side Floating Supply                    |  |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol              | Characteristics                         | Min.                | Max.                 | Unit |
|---------------------|-----------------------------------------|---------------------|----------------------|------|
| V <sub>S</sub>      | High-side offset voltage                | V <sub>B</sub> -25  | V <sub>B</sub> +0.3  |      |
| V <sub>B</sub>      | High-side floating supply voltage       | -0.3                | 625                  |      |
| V <sub>HO</sub>     | High-side floating output voltage HO    | V <sub>S</sub> -0.3 | V <sub>B</sub> +0.3  |      |
| V <sub>CC</sub>     | Low-side and logic fixed supply voltage | -0.3                | 25                   | V    |
| $V_{LO}$            | Low-side output voltage LO              | -0.3                | V <sub>CC</sub> +0.3 | ]    |
| V <sub>IN</sub>     | Logic input voltage (HIN, LIN)          | -0.3                | V <sub>CC</sub> +0.3 | ]    |
| COM                 | Logic ground                            | V <sub>CC</sub> -25 | V <sub>CC</sub> +0.3 | ]    |
| dV <sub>S</sub> /dt | Allowable offset voltage slew rate      |                     | 50                   | V/ns |
|                     | Power dissipation                       | 8-SOP               | 0.625                |      |
| $P_D^{(2)(3)(4)}$   |                                         | 14-SOP              | 1.0                  | W    |
|                     |                                         | 8-DIP               | 1.2                  | ]    |
|                     | Thermal resistance, junction-to-ambient | 8-SOP               | 200                  |      |
| $\theta_{\sf JA}$   |                                         | 14-SOP              | 110                  | °C/W |
|                     |                                         | 8-DIP               | 100                  |      |
| $T_J$               | Junction temperature                    |                     | 150                  | °C   |
| T <sub>STG</sub>    | Storage temperature                     |                     | 150                  | °C   |

#### Notes:

- 2. Mounted on 76.2 x 114.3 x 1.6mm PCB (FR-4 glass epoxy material).
- 3. Refer to the following standards:
  - JESD51-2: Integral circuits thermal test method environmental conditions natural convection JESD51-3: Low effective thermal conductivity test board for leaded surface mount packages
- 4. Do not exceed P<sub>D</sub> under any circumstances.

### **Recommended Operating Ratings**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol          | Parameter                                | Min.               | Max.               | Unit |  |
|-----------------|------------------------------------------|--------------------|--------------------|------|--|
| V <sub>B</sub>  | High-side floating supply voltage        | V <sub>S</sub> +10 | V <sub>S</sub> +20 |      |  |
| V <sub>S</sub>  | High-side floating supply offset voltage | 6-V <sub>CC</sub>  | 600                |      |  |
| V <sub>HO</sub> | High-side (HO) output voltage            | Vs                 | V <sub>B</sub>     | V    |  |
| $V_{LO}$        | Low-side (LO) output voltage             | COM                | V <sub>CC</sub>    | v    |  |
| V <sub>IN</sub> | Logic input voltage (HIN, LIN)           | COM                | V <sub>CC</sub>    |      |  |
| V <sub>CC</sub> | Low-side supply voltage                  | 10                 | 20                 |      |  |
| T <sub>A</sub>  | Ambient temperature                      | -40                | 125                | °C   |  |

### **Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ )=15.0V,  $T_A$  = 25°C, unless otherwise specified. The  $V_{IN}$  and  $I_{IN}$  parameters are referenced to COM. The  $V_O$  and  $I_O$  parameters are referenced to  $V_S$  and COM and are applicable to the respective outputs HO and LO.

| Symbol                                   | Characteristics                                                                   | Test Condition                              | Min. | Тур. | Max. | Unit |
|------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------|------|------|------|------|
| V <sub>CCUV+</sub><br>V <sub>BSUV+</sub> | V <sub>CC</sub> and V <sub>BS</sub> supply under-voltage positive going threshold |                                             | 8.2  | 9.2  | 10.0 |      |
| V <sub>CCUV-</sub><br>V <sub>BSUV-</sub> | V <sub>CC</sub> and V <sub>BS</sub> supply under-voltage negative going threshold |                                             | 7.6  | 8.7  | 9.6  | V    |
| V <sub>CCUVH</sub><br>V <sub>BSUVH</sub> | V <sub>CC</sub> supply under-voltage lockout hysteresis                           |                                             |      | 0.6  |      |      |
| I <sub>LK</sub>                          | Offset supply leakage current                                                     | V <sub>B</sub> =V <sub>S</sub> =600V        |      |      | 50   |      |
| I <sub>QBS</sub>                         | Quiescent V <sub>BS</sub> supply current                                          | V <sub>IN</sub> =0V or 5V                   |      | 45   | 120  | μA   |
| I <sub>QCC</sub>                         | Quiescent V <sub>CC</sub> supply current                                          | V <sub>IN</sub> =0V or 5V                   |      | 70   | 180  |      |
| I <sub>PBS</sub>                         | Operating V <sub>BS</sub> supply current                                          | f <sub>IN</sub> =20kHz,rms value            |      |      | 600  | пΔ   |
| I <sub>PCC</sub>                         | Operating V <sub>CC</sub> supply current                                          | f <sub>IN</sub> =20kHz,rms value            |      |      | 600  | μA   |
| $V_{IH}$                                 | Logic "1" input voltage                                                           |                                             | 2.9  |      |      |      |
| V <sub>IL</sub>                          | Logic "0" input voltage                                                           |                                             |      |      | 8.0  | V    |
| V <sub>OH</sub>                          | High-level output voltage, $V_{BIAS}$ - $V_{O}$                                   | - I <sub>O</sub> =20mA                      |      |      | 1.0  | v    |
| V <sub>OL</sub>                          | Low-level output voltage, V <sub>O</sub>                                          | 10-2011A                                    |      |      | 0.6  |      |
| I <sub>IN+</sub>                         | Logic "1" input bias current                                                      | V <sub>IN</sub> =5V                         |      | 10   | 20   | μΑ   |
| I <sub>IN-</sub>                         | Logic "0" input bias current                                                      | V <sub>IN</sub> =0V                         |      | 1.0  | 2.0  | μΑ   |
| I <sub>O+</sub>                          | Output high short-circuit pulsed current                                          | $V_O=0V$ , $V_{IN}=5V$ with PW<10 $\mu$ s   | 250  | 350  |      | mA   |
| I <sub>O-</sub>                          | Output low short-circuit pulsed current                                           | $V_O$ =15V, $V_{IN}$ =0V with PW<10 $\mu$ s | 500  | 650  |      |      |
| V <sub>S</sub>                           | Allowable negative V <sub>S</sub> pin voltage for HIN signal propagation to HO    |                                             |      | -9.8 | -7.0 | V    |

### **Dynamic Electrical Characteristics**

 $\label{eq:VBIAS} V_{BIAS}\,(V_{CC},\,V_{BS}) = 15.0V,\,V_S = COM,\,C_L = 1000pF \text{ and, } T_A = 25^{\circ}C,\,unless \text{ otherwise specified.}$ 

| Symbol           | Characteristics                     | Test Condition                            | Min. | Тур. | Max. | Unit |
|------------------|-------------------------------------|-------------------------------------------|------|------|------|------|
| t <sub>on</sub>  | Turn-on propagation delay           | V <sub>S</sub> =0V                        | 100  | 170  | 300  |      |
| t <sub>off</sub> | Turn-off propagation delay          | V <sub>S</sub> =0V or 600V <sup>(5)</sup> | 100  | 200  | 300  |      |
| t <sub>r</sub>   | Turn-on rise time                   |                                           | 20   | 60   | 140  | ns   |
| t <sub>f</sub>   | Turn-off fall time                  |                                           |      | 30   | 80   |      |
| MT               | Delay matching, HS & LS turn-on/off |                                           |      |      | 50   |      |

#### Note:

5. This parameter guaranteed by design.

### **Typical Characteristics**



Figure 4. Turn-On Propagation Delay vs. Supply Voltage



Figure 5. Turn-On Propagation Delay vs. Temp.



Figure 6. Turn-Off Propagation Delay vs. Supply Voltage



Figure 7. Turn-Off Propagation Delay vs. Temp.



Figure 8. Turn-On Rising Time vs. Supply Voltage



Figure 9. Turn-On Rising Time vs. Temp.



Figure 10. Turn-Off Falling Time vs. Supply Voltage



Figure 11. Turn-Off Falling Time vs. Temp.



Figure 12. Output Sourcing Current vs. Supply Voltage



Figure 13. Output Sourcing Current vs. Temp



Figure 14. Output Sinking Current vs. Supply Voltage



Figure 15. Output Sinking Current vs. Temp.



Figure 16. Allowable Negative V<sub>S</sub> Voltage for Signal Propagation to High Side vs. Supply Voltage



Figure 17. Allowable Negative V<sub>S</sub> Voltage for Signal Propagation to High Side vs. Temp.



Figure 18. I<sub>QCC</sub> vs. Supply Voltage



Figure 19. I<sub>QCC</sub> vs. Temp.



Figure 20. I<sub>QBS</sub> vs. Supply Voltage



Figure 21. I<sub>QBS</sub> vs. Temp.



Figure 22. High-Level Output Voltage vs. Supply Voltage



Figure 23. High-Level Output Voltage vs. Temp.



Figure 24. Low-Level Output Voltage vs. Supply Voltage



Figure 25. Low-Level Output Voltage vs. Temp.



Figure 26. Input Bias Current vs. Supply Voltage



Figure 27. Input Bias Current vs. Temp.



Figure 28. V<sub>CC</sub> UVLO Threshold Voltage vs. Temp.



Figure 29.  $V_{BS}$  UVLO Threshold Voltage vs. Temp.



Figure 30.  $V_B$  to COM Leakage Current vs. Temp.



Figure 31. Input Logic Threshold Voltage vs. Temp.



Figure 32. Switching Time Test Circuit



Figure 33. Input / Output Timing Diagram



Figure 34. Switching Time Waveform Definition



Figure 35. Delay Matching Waveform Definition







#### **NOTES: UNLESS OTHERWISE SPECIFIED**

- A. THIS PACKAGE REFERENCE TO JEDEC MS-012 VARIATION AB.
- B. ALL DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH AND TIE BAR EXTRUSIONS.
- D. DIMENSIONS AND TOLERANCES AS PER ASME  $\land$  Y14.5-1994.
- E OUT OF JEDEC STANDARD VALUE.
- F. LAND PATTERN STANDARD: SOIC127P600X145-14M.
- G. FILE NAME: MKT-M14C REV2



ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and h

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada
Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910
Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative