# **Specifications**

DVB-S2 DUAL NIM

SP4336SVb



#1001, Sunil Technopia, Sangdaewon-dong, Jungwon-gu, Seongnam City, Gyeonggi-do, Korea, 462-120



SP4336SVb

**REV** 

Α1

**Description:** The open DVB-S2 standard for advanced modulation [8PSK modulation With LDPC/BCH Forward Error Correction], as well as legacy DVB and DSS specification

### 1. General Specifications of RF Tuner (STV6120).

| 1-1 | Receiving Frequency Range            | 250~ 2150MHz                                                                                 |  |  |
|-----|--------------------------------------|----------------------------------------------------------------------------------------------|--|--|
| 1-2 | RF Input Impedance                   | 75Ω                                                                                          |  |  |
| 1-3 | Channel Selection System             | Built in PLL<br>( I <sup>2</sup> C Bus : Link IC)                                            |  |  |
| 1-4 | RF input Connector                   | F Type ( Female )                                                                            |  |  |
| 1-5 | PLL Step Size                        | Depending on PLL Setting                                                                     |  |  |
| 1-6 | Operating Voltage                    | LNB Power : (TYP) +3.3VL: 3.3V DC (± 5%) +3.3VT: 3.3V DC (± 5%) AGC Voltage : 0.5V ~ 2.5V DC |  |  |
| 1-7 | Current Consumption in<br>Tuner Part | MIN TYP MAX +3.3VL 44mA 59mA +3.3VT 414mA 571mA                                              |  |  |
| 1-8 | Temperature                          | Operating: 0°C to 70°C<br>Storage: -40°C to 125°C                                            |  |  |
| 1-9 | Humidity                             | Operating: less than 85% Storage: less than 90%                                              |  |  |



SP4336SVb

REV

A1

### 2. Electrical Specifications of RF Tuner (STV6120)

Optimal Test Condition:

1. Supply Voltage : 3.3V  $\pm$  0.3V DC 2. Ambient Temperature: 25°C  $\pm$  5 %

3. Ambient Humidity: 65%  $\pm$ 1 0%

| No  | ltem                                                        |     | Speci              | fication |        | Condition                                        |
|-----|-------------------------------------------------------------|-----|--------------------|----------|--------|--------------------------------------------------|
|     | i.e.iii                                                     | Min | Тур                | Max      | Unit   | o single in                                      |
| 2-1 | Input Level                                                 | -65 |                    | -25      | dBm    |                                                  |
| 2-2 | RF Input VSWR                                               |     | 2                  | 3        | dB     |                                                  |
| 2-3 | Noise Figure                                                |     | 6                  | 10       | dB     |                                                  |
| 2-4 | 3'rd order<br>Intermodulation<br>Rejection Ratio            | 40  | 50                 |          | dB     | Desired &<br>Undesired input<br>Level are -25dBm |
| 2-5 | Local Oscillation<br>Signal leakage at RF<br>Input Terminal |     |                    | -70      | dBm    | 950 ~ 2150 MHz                                   |
| 2-6 | Gain Variation                                              |     | 4                  |          | dB     | 950 ~ 2150 MHz                                   |
| 2-7 | Isolation                                                   |     | 60                 |          | dB     |                                                  |
| 2-8 | Phase Noise 10KHz<br>Offset Freq 100KHz<br>1MHz             |     | -87<br>-97<br>-110 |          | dBc/Hz |                                                  |



SP4336SVb

REV

A1

### 3. Programming

3.1 I2C Bus Protocol (STV6120)

The following call address has been allocated to the STV6120.

### STV6120 I2C address

| <b>A</b> 6 | <b>A</b> 5 | <b>A</b> 4 | А3 | <b>A</b> 2 | <b>A</b> 1 | <b>A</b> 0 | RW                  |
|------------|------------|------------|----|------------|------------|------------|---------------------|
| 1          | 1          | 0          | 0  | 0          | A1         | <b>A</b> 0 | 0: Write<br>1: Read |

### Addresses selected by pin AS

| DC level on pin AS           | A1 | A0 |
|------------------------------|----|----|
| GND_DIG                      | 0  | 0  |
| Open-circuit (not connected) | 1  | 1  |

The current I2C address is fixed at 0xC0, that is, each A1,A0 bit is set to 0, 0

#### I<sup>2</sup>C write access



### I<sup>2</sup>C read access





SP4336SVb

REV

Α1

### 3.2 Register Map (STV6120)

| Name   | Addr | Reset | Bit 7                          | Bit 6       | Bit 5            | Bit 4            | Bit 3            | Bit 2        | Bit 1       | Bit 0     |
|--------|------|-------|--------------------------------|-------------|------------------|------------------|------------------|--------------|-------------|-----------|
| CTRL1  | 0x00 | 0x75  | K4                             | K3          | K2               | K1               | ко               | Rdiv         | Odiv        | MCLKdiv   |
| CTRL2  | 0x01 | 0x33  | DCLOOPoff_1                    | SDoff_1     | Syn_1            | REFOUTsel_1      | BBGain3_1        | BBGain2_1    | BBGain1_1   | BBGain0_1 |
| CTRL3  | 0x02 | 0xCE  | N7_1                           | N6_1        | N5_1             | N4_1             | N3_1             | N2_1         | N1_1        | N0_1      |
| CTRL4  | 0x03 | 0x54  | F6_1                           | F5_1        | F4_1             | F3_1             | F2_1             | F1_1         | F0_1        | N8_1      |
| CTRL5  | 0x04 | 0x55  | F14_1                          | F13_1       | F12_1            | F11_1            | F10_1            | F9_1         | F8_1        | F7_1      |
| CTRL6  | 0x05 | 0x0D  | Reserved                       | ICP2_1      | ICP1_1           | ICP0_1           | VCOllow_1        | F17_1        | F16_1       | F15_1     |
| CTRL7  | 0x06 | 0x32  | RCclkoff_1                     | Pdiv1_1     | Pdiv0_1          | CF4_1            | CF3_1            | CF2_1        | CF1_1       | CF0_1     |
| CTRL8  | 0x07 | 0x44  | TCAL1                          | TCAL0       | CALtime_1        | CFHF4_1          | CFHF3_1          | CFHF2_1      | CFHF1_1     | CFHF0_1   |
| STAT1  | 0x08 | 0x0E  | •                              | Reserved fo | r test; set to 0 |                  | Reserved         | CALVCOstrt_1 | CALRCstrt_1 | LOCK_1    |
| CTRL9  | 0x09 | 0xF9  |                                | Res         | erved            |                  | RFsel1_2         | RFsel0_2     | RFsel1_1    | RFsel0_1  |
| CTRL10 | 0x0A | 0x7F  | Rese                           | erved       | LNADon           | LNACon           | LNABon           | LNAAon       | PATHon_2    | PATHon_1  |
| CTRL11 | 0x0B | 0x33  | DCLOOPoff_2                    | SDoff_2     | Syn_2            | REFOUTsel_2      | BBGain3_2        | BBGain2_2    | BBGain1_2   | BBGain0_2 |
| CTRL12 | 0x0C | 0xCE  | N7_2                           | N6_2        | N5_2             | N4_2             | N3_2             | N2_2         | N1_2        | N0_2      |
| CTRL13 | 0x0D | 0x54  | F6_2                           | F5_2        | F4_2             | F3_2             | F2_2             | F1_2         | F0_2        | N8_2      |
| CTRL14 | 0x0E | 0x55  | F14_2                          | F13_2       | F12_2            | F11_2            | F10_2            | F9_2         | F8_2        | F7_2      |
| CTRL15 | 0x0F | 0x0D  | Reserved                       | ICP2_2      | ICP1_2           | ICP0_2           | VCOllow_2        | F17_2        | F16_2       | F15_2     |
| CTRL16 | 0x10 | 0x32  | RCclkoff_2                     | Pdiv1_2     | Pdiv0_2          | CF4_2            | CF3_2            | CF2_2        | CF1_2       | CF0_2     |
| CTRL17 | 0x11 | 0x44  | Rese                           | erved       | CALtime_2        | CFHF4_2          | CFHF3_2          | CFHF2_2      | CFHF1_2     | CFHF0_2   |
| STAT2  | 0x12 | 0x0E  | Rese                           | erved       | Reserved fo      | r test; set to 0 | Reserved         | CALVCOstrt_2 | CALRCstrt_2 | LOCK_2    |
| CTRL18 | 0x13 | 0x00  |                                |             |                  | Reserved for     | r test; set to 0 |              |             |           |
| CTRL19 | 0x14 | 0x00  |                                |             |                  | Reserved for     | r test; set to 0 |              |             |           |
| CTRL20 | 0x15 | 0x4C  | Reserved for test; set to 0x4C |             |                  |                  |                  |              |             |           |
| CTRL21 | 0x16 | 0x00  | Reserved for test; set to 0    |             |                  |                  |                  |              |             |           |
| CTRL22 | 0x17 | 0x00  | Reserved for test; set to 0    |             |                  |                  |                  |              |             |           |
| CTRL23 | 0x18 | 0x4C  |                                |             |                  | Reserved for to  | est; set to 0x4C |              |             |           |



SP4336SVb

REV

A1

#### 3.3 Register Description (STV6120)

#### CTRL2

### Circuit configuration and BB gain setting (path1)

| 7               | 6       | 5     | 4               | 3 | 2      | 1        | 0 |
|-----------------|---------|-------|-----------------|---|--------|----------|---|
| DCLOOP<br>off_1 | SDoff_1 | Syn_1 | REFOUT<br>sel_1 |   | BBGAIN | N_1[3:0] |   |

 Address:
 0x01

 Type:
 RW

 Reset:
 0x33

**Description:** 7 DCLOOPoff\_1: selects the DC offset compensation loop (path 1):

0: compensation enabled (default) 1: compensation disabled

6 SDoff\_1: This bit set the operating level (path1).5 Syn\_1: This bit set the operating level (path 1).

Operating modes path1

| l | SYN_1 | SDoff_1 | PATHon_1 | Synthesizer | Mixer + LPF + baseband<br>gain | Mode              |
|---|-------|---------|----------|-------------|--------------------------------|-------------------|
|   | 0     | 1       | 0        | Off         | Off                            | Power down path 1 |
|   | 1     | 0       | 1        | On          | On                             | Power on path 1   |

4 REFOUTsel\_1: sets the DC voltage on pins IP\_1, IN\_1, QP\_1, QN\_1: 0: VCC / 2 1: 1.25 V (default)

3:0 BBGAIN\_1[3:0]: sets the baseband amplifier gain (path 1)

When the amplifier is on the gain is increased as follows:

#### CTRL7

#### Post divider ratio and low pass filter (path 1)

| 7          | 6           | 5 | 4         | 3 | 2 | 1 | 0 |  |
|------------|-------------|---|-----------|---|---|---|---|--|
| RCclkoff_1 | PDIV_1[1:0] |   | CF_1[4:0] |   |   |   |   |  |

Address: 0x06 Type: RW Reset: 0x32

Description: 4:0 CF\_1[4:0]: sets the low pass filter cut off frequency

0x00: 5 MHz 0x01: 6 MHz 0x03: 8 MHz 0x02: 7 MHz 0x04: 9 MHz 0x05: 10 MHz 0x06: 11 MHz 0x07: 12 MHz 0x08: 13 MHz 0x09: 14 MHz 0x0A: 15 MHz 0x0B: 16 MHz 0x0C: 17MHz 0x0D: 18 MHz 0x0E: 19 MHz 0x0F: 20 MHz 0x10: 21MHz 0x11: 22 MHz 0x12: 23 MHz 0x13: 24 MHz 0x14: 25 MHz 0x15: 26 MHz 0x16: 27 MHz 0x17: 28 MHz 0x18: 29 MHz 0x1B: 32 MHz 0x19: 30 MHz 0x1A: 31 MHz 0x1C: 33 MHz 0x1D: 34MHz 0x1E: 35 MHz 0x1F: 36 MHz



SP4336SVb

**REV** 

A1

CTRL9

### RF input selection

| 7 | 6    | 5     | 4 | 3      | 2        | 1     | 0      |
|---|------|-------|---|--------|----------|-------|--------|
|   | Rese | erved |   | RFsel_ | _2[1:0][ | RFsel | 111.01 |

 Address:
 0x09

 Type:
 RW

 Reset:
 0xF9

Description: 7:4 Reserved: Not used

3:2 RFsel\_2[1:0]: This bit sets the selected RF input for path 2

00: RFAin selected 10: RFCin selected (default)

01: RFBin selected 11: RFDin selected

1:0 RFsel\_1[1:0]: This bit sets the selected RF input for path 2

00: RFAin selected 10: RFCin selected 01: RFBin selected (default) 11: RFDin selected

CTRL<sub>10</sub>

#### Operating mode

| 7    | 6     | 5      | 4      | 3      | 2      | 1        | 0        |
|------|-------|--------|--------|--------|--------|----------|----------|
| Rese | erved | LNADon | LNACon | LNABon | LNAAon | PATHon_2 | PATHon_1 |

Address: 0x0A Type: RW Reset: 0x7F

Description: A test setup register

7:6 Reserved: not used

5 LNADon: set on the LNA of RFDin input

0: LNA off 1: LNA on

4 LNACon: set on the LNA of RFDin input

0: LNA off 1: LNA on

3 LNABon: set on the LNA of RFDin input

0: LNA off 1: LNA on

2 LNAAon: set on the LNA of RFDin input

0: LNA off 1: LNA on

1 PATHon\_2: set on the path 2

0: PATH 2 off 1: PATH 2 on

0 PATHon\_1: set on the path 1

0: PATH 1 off 1: PATH 1 on



SP4336SVb

**REV** 

A1

#### CTRL11

### Circuit configuration and BB gain setting (path 2)

| 7               | 6       | 5     | 4               | 3 | 2      | 1        | 0 |
|-----------------|---------|-------|-----------------|---|--------|----------|---|
| DCLOOP<br>off_2 | SDoff_2 | Syn_2 | REFOUT<br>sel_2 |   | BBGAIN | N_2[3:0] |   |

Address: 0x0B Type: RW Reset: 0x33

**Description:** 7 DCLOOPoff\_2: selects the DC offset compensation loop (path 2):

0: compensation enabled (default) 1: compensation disabled

6 SDoff\_2: This bit set the operating level (path 2).5 Syn\_2: This bit set the operating level (path 2).

### Operating modes path2

| 3 | SYN_2 | SDoff_2 | PATHon_2 | Synthesizer | Mixer + LPF + baseband<br>gain | Mode              |
|---|-------|---------|----------|-------------|--------------------------------|-------------------|
|   | 0     | 1       | 0        | Off         | Off                            | Power down path 2 |
|   | 1     | 0       | 1        | On          | On                             | Power on path 2   |

4 REFOUTsel\_2: sets the DC voltage on pins IP\_2, IN\_2, QP\_2, QN\_2: 0: VCC / 2 1: 1.25 V (default)

3:0 BBGAIN\_2[3:0]: sets the baseband amplifier gain (path 2)

When the amplifier is on the gain is increased as follows:

#### CTRL16

### Post divider ratio and low pass filter (path 2)

| 7          | 6           | 5 | 4         | 3 | 2 | 1 | 0 |  |
|------------|-------------|---|-----------|---|---|---|---|--|
| RCclkoff_2 | PDIV_2[1:0] |   | CF_2[4:0] |   |   |   |   |  |

 Address:
 0x10

 Type:
 RW

 Reset:
 0x32

Description: 4:0 CF\_2[4:0]: sets the low pass filter cut off frequency

0x03: 8 MHz 0x00: 5 MHz 0x01: 6 MHz 0x02: 7 MHz 0x04: 9 MHz 0x05: 10 MHz 0x07: 12 MHz 0x06: 11 MHz 0x0B: 16 MHz 0x08: 13 MHz 0x09: 14 MHz 0x0A: 15 MHz 0x0C: 17MHz 0x0D: 18 MHz 0x0E: 19 MHz 0x0F: 20 MHz 0x10: 21MHz 0x11: 22 MHz 0x12: 23 MHz 0x13: 24 MHz 0x14: 25 MHz 0x15: 26 MHz 0x16: 27 MHz 0x17: 28 MHz 0x18: 29 MHz 0x19: 30 MHz 0x1A: 31 MHz 0x1B: 32 MHz 0x1F: 36 MHz 0x1C: 33 MHz 0x1D: 34MHz 0x1E: 35 MHz



SP4336SVb

REV

A1

### 4. General Specifications of The FEC.

| 4-1 | Temperature | - Operating: 0℃ to 70℃     |
|-----|-------------|----------------------------|
| 4-1 |             | - Storage: -40℃ to 125℃    |
| 4-2 | Humidity    | - Operating: less than 85% |
| 4-2 |             | - Storage: less than 90%   |

| No                     | ltem                                    | Specification                                                                                                                                                                                                    |                                         |                                                          |                    |                    |                |  |
|------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------|--------------------|--------------------|----------------|--|
| 4-3                    | Symbol Rate                             | <ul><li>QPSK/LDPC/BCH: 1MSps to 45MSps</li><li>8PSK/LDPC/BCH: 1MSsps to 45MSps</li><li>DVB QPSK: 1MSps to 62MSps</li></ul>                                                                                       |                                         |                                                          |                    |                    |                |  |
| - DVB-S QPSK: 1/2, 2/3 |                                         |                                                                                                                                                                                                                  | , 3/5, 2/3, 3/4, 4/5, 5                 | 2, 2/3, 3/4, 5/6, 6/7, 7/8 2/3, 3/4, 4/5, 5/6, 8/9, 9/10 |                    |                    |                |  |
| 4-5                    | Automatic acquisiti                     | on: ±10 acqui                                                                                                                                                                                                    | sition range                            |                                                          |                    |                    |                |  |
| 4-6                    | I2C bus interface                       |                                                                                                                                                                                                                  |                                         |                                                          |                    |                    |                |  |
| 4-7                    | Link IC STV0900 (ST)                    |                                                                                                                                                                                                                  |                                         |                                                          |                    |                    |                |  |
| 4-8                    | Data Output Parallel or Serial Possible |                                                                                                                                                                                                                  |                                         |                                                          |                    |                    |                |  |
| 4-9                    | Recommended Operating Voltage           | Symbol<br>3.3VD<br>1.0VD                                                                                                                                                                                         | Parameter Supply Voltage Supply Voltage | Min<br>3.0<br>0.95                                       | Typ<br>3.3<br>1.05 | Max<br>3.6<br>1.15 | Unit<br>V<br>V |  |
| 4-10                   | Current<br>Consumption                  | 1. DVB-S and DTV Legacy - 3.3VD: 40 mA(Typ.) - 1.0VD: 330 mA(Typ.) 2 Port DVB-S Active 2. DVB-S2 - 3.3VD: 40 mA(Typ.) - 1.0VD: 650 mA(Typ.), 800 mA(Max) 2 Port DVB-S Active 3. Peak Current - 1.0VD: 1.9 A(Max) |                                         |                                                          |                    |                    |                |  |
| 4-11                   | I2C Chip Address                        | AS0 pin: 0, Write- D0, Read- D1 AS0 pin: 1, Write- D2, Read- D3                                                                                                                                                  |                                         |                                                          |                    |                    |                |  |



SP4336SVb

REV

Α1

### 5. I2C Bus Specifications (STV0900)

| Symbol                                | Parameter                                                                                          | Test<br>conditions | Min        | Тур | Max | Unit     |
|---------------------------------------|----------------------------------------------------------------------------------------------------|--------------------|------------|-----|-----|----------|
| f <sub>scl</sub>                      | SCL clock frequency                                                                                | Normal mode        | 0          |     | 400 | kHz      |
| t <sub>buf</sub>                      | Bus free time between a stop and start condition                                                   |                    | 1.3        |     |     | μѕ       |
| t <sub>hd, sta</sub>                  | Hold time (repeated) start condition.<br>After this period, the first clock pulse<br>is generated. |                    | 0.6        |     |     | μs       |
| t <sub>low</sub><br>t <sub>high</sub> | Low period of the SCL clock<br>High period of the SCL clock                                        |                    | 1.3<br>0.6 |     |     | μs<br>μs |
| t <sub>r</sub>                        | Rise time for SDA and SCL signals                                                                  | Fast mode          |            |     | 300 | ns       |
| t <sub>f</sub>                        | Fall time for SDA and SCL signals                                                                  | Fast mode          |            |     | 300 | ns       |
| t <sub>su, sta</sub>                  | Setup time for a repeated start condition                                                          |                    | 0.6        |     |     | μѕ       |
| t <sub>su, sto</sub>                  | Setup time for stop condition                                                                      |                    | 0.6        |     |     | μs       |
| t <sub>su, dat</sub>                  | Data setup time                                                                                    |                    | 100        |     |     | ns       |
| t <sub>sp</sub>                       | Pulse width of spikes to be<br>suppressed by input filter                                          | Fast mode          | 0          |     | 50  | ns       |

### I<sup>2</sup>C bus timing diagram





SP4336SVb

REV

Α1

### 6. Block Diagrams





SP4336SVb

**REV** 

A1

### 7. Pin Description

| Pin No | Pin Name      | Description                        |
|--------|---------------|------------------------------------|
| 1      | LNB_A1        | LNB A1 voltage supply              |
| 2      | LNB_A2        | LNB A2 voltage supply              |
| 3      | 3.3VL         | 3.3Volt supply for LNA             |
| 4      | GND           | Ground                             |
| 5      | 3.3VT         | 3.3Volt supply for ZIF IC          |
| 6~13   | TS1_D0~TS1_D7 | MPEG data1 interface data pins     |
| 14     | TS1_CLKOUT    | MPEG data1 interface clock pin     |
| 15     | TS1_VALID     | MPEG data1 interface control pin   |
| 16     | TS1_SYNC      | MPEG data1 interface control pin   |
| 17     | TS1_ERROR     | TS1 ERROR OUT                      |
| 18     | N.C           | No Connection                      |
| 19     | 22K_RX1       | LNB 22KHz Receive Signal           |
| 20     | 22K_TX1       | LNB 22KHz Transmit Signal          |
| 21     | SDA           | Serial programming interface data  |
| 22     | SCL           | Serial programming interface clock |
| 23     | 3.3VD         | 3.3Volt supply for LINK IC         |
| 24     | AS0           | Address Select pin                 |
| 25     | 1.0VD         | 1.0Volt supply for LINK IC         |
| 26~33  | TS2_D0~TS2_D7 | MPEG data2 interface data pins     |
| 34     | TS2_CLKOUT    | MPEG data2 interface clock pin     |
| 35     | TS2_VALID     | MPEG data2 interface control pin   |
| 36     | TS2_SYNC      | MPEG data2 interface control pin   |
| 37     | TS2_ERROR     | TS2 ERROR OUT                      |
| 38     | RESET         | Chip reset                         |
| 39     | 22K_RX2       | LNB 22KHz Receive Signal           |
| 40     | 22K_TX2       | LNB 22KHz Transmit Signal          |



SP4336SVb

REV

A1





SP4336SVb

**REV** 

Α1

9. Outline Drawing
Vertical Chassis Type













SP4336SVb

**REV** 

Α1





SP4336SVb

**REV** 

Α1

### 11. Packing Details





SP4336SVb

**REV** 

A1

#### 12. Electrostatic discharge

#### 12.1 Test

Each front-end must be capable of normal performance after following tests:

#### ESD TEST

Test is performed with a voltage discharge From a 150 PF capacitor over a  $330\,\Omega$  series Resistor in the discharge path. There is a direct connect between the test probe head and the unit under test , using the test points and conditions detailed below:

• Test to pins 1 through 28

4 successive ESD discharges of  $\pm 2KVDC$  between each pin and the front-end frame.

#### 12.2 Handling

Anyone handling a front -end must wear a properly grounded anti -static Discharge bracelet to minimize ESD damage.

#### 13. Heat load Test

- Measure the DUTs at room temperature
- Load the DUTs into chamber of the following conditions

Temperature: 60℃ Period: 160hrs

#### 14. Cold Test

• Measure the DUTs at room temperature

• Load the DUTs into chamber of the following conditions

Temperature: -20℃ Period: 160hrs



SP4336SVb

REV

A1

#### 15. Thermal shock

• Measure the DUTs at room temperature

• Load the DUTs into chamber of the following conditions

Temperature: -40°C for 60 min

↑ ↓

110°C for 60 min

Period: 24 Cycle

#### 16. Humidity load test

• Measure the DUTs at room temperature

• Load the DUTs into chamber of the following conditions

Temperature: 40°C Humidity: 90% Period: 96hrs