# Ho Chi Minh City University of Technology FACULTY OF COMPUTER SCIENCE & ENGINEERING



# LABOTARY REPORT

Logic Design with HDL

# **Assignment: SPORT STOPWATCH**

# **Group 4**

Nguyễn Đức Bảo Huy – 2152089

Hoàng Tiến Đức -2152520

# **SPORT STOPWATCH**

| <b>I.</b>    | AIMS/PURPOSES                          | 3  |
|--------------|----------------------------------------|----|
| II.          | PROJECT INTRODUCTION - SPORT STOPWATCH | 3  |
| 1.           | Introduction                           | 3  |
| 2.           | Requirement – Functions                | 3  |
| 3.           | Apparatus                              | 3  |
| 4.           | User manual                            | 4  |
| III.         | WORKING PRINCIPLE                      | 4  |
| 1.           | Block diagram                          | 4  |
| í            | a. Count up block diagram              | 5  |
| l            | b. Count down block diagram            | 6  |
| 2.           | Function blocks                        | 7  |
| IV.          | REALIZATION                            | 7  |
| 1.           | Design the module                      | 7  |
| 2.           | Test bench                             | 14 |
| 3.           | Constraints                            | 15 |
| 4.           | Schematic                              | 16 |
| <b>v</b> . • | CONCLUSION                             | 16 |
| 1.           | Results                                | 16 |
| 2.           | Achievement                            | 16 |
| 3            | Drawbacks                              | 17 |

#### I. AIMS/PURPOSES

Practice and improve the ability to use Verilog HDL hardware to design digital logic circuit.

- Training skills in analyzing and designing digital circuits according to the hierarchical model: split functions, modules, ... Enhance creativity in designing application products.
- Practice research skills, self-study, gain more knowledge of related fields: techniques in common digital circuits, fields of digital system applications, ...

### II. PROJECT INTRODUCTION - SPORT STOPWATCH

### 1. Introduction

Stopwatch is widely used in practice, sports competitions such as athletics, swimming or can be applied in counting time of the job or producing process.

### 2. Requirement – Functions

Use your knowledge of Logic Design with HDL and related subjects to create, build a sport stopwatch on Arty Z7 FPGA development kit or equivalent.

- The system can count up to the maximum units of time is the maximum displayed of LED of units of minutes, the minimum unit of time is hundredth of second. Each unit of time is displayed on 2 leds 7-segment.
- The system is able to count down to the maximum units of time is the maximum displayed of LED of units of minutes, the minimum unit of time is hundredth of second. When down counter completes, the system has LED effect to notice.
- The system allows pause time, continue counting up/down from the timeline paused, and reset back to 00:00:00.
- The system can modify initial time, and re-set up time for counting.

### 3. Apparatus

- Kit FPGA Arty Z7 within Vivado



- 2 Pro-ject Boards GL No.12



- 6 Led 7-segments



- Resistances
- Wires

# 4. User manual

- 2 switches 0 & 1 control up counter and down counter:
  - SW0 = 0, SW1 = 0: Reset stopwatch to 00:00:00.
  - SW0 = 0, SW1 = 1: Up counter.
  - SW0 = 1, SW1 = 1: Stop temporarily / Pause.
  - SW0 = 1, SW1 = 0: Down counter.
  - LD4: When the system countdown to 00:00:00, LD4 will glow.
- 4 buttons 0 & 1 & 2 & 3 are set up to import initial time to count down. When a button is pressed 1 time, the value count up 1.
  - BTN 3 : adjust the tens of minute.
  - BTN 2 : adjust the units of minute.
  - BTN 1 : adjust the tens of second.
  - BTN 0 : adjust the units of second.

# III. WORKING PRINCIPLE

# 1. Block diagram

- Stopwatch is able to count up, count down based on the following block diagrams:

# Count up block diagram reg\_d0 == 9 $reg_d0 = reg_d0 + 1$ The main idea of designing a stopwatch In detail: $reg_d0 = 0$ reg\_d5 reg\_d4 : reg\_d3 reg\_2 : reg\_d1 reg\_d0 Ex: 00:00:00 10:10:25 02:01:03 reg\_d1 == 9 $reg_dl = reg_dl + 1$ $reg_dl = 0$ Start a loop reg\_d2 == 9 $reg_d2 = reg_d2 + 1$ Input / Ouput reg\_d5, reg\_d4, reg\_d3, reg\_2, reg\_d1, reg\_d0 $reg_d2 = 0$ End a loop STOPWATCH reg\_d3 == 5 $reg_d3 = reg_d3 + 1$ Count up every hundredth of a second $reg_d3 = 0$ $reg_d4 == 9$ $reg_d4 = reg_d4 + 1$ $reg_d4 = 0$ $reg_d5 == 5$ $reg_d5 = reg_d5 + 1$ $reg_d5 = 0$

Figure 0.1. Count up diagram

# b. Count down block diagram



Figure 0.2. Count down diagram

# 2. Function blocks

- A module frequency divider that can set the cycle of the clock is 0.01 second.
- Create buttons/switches for 4 functions:
  - Function 1: Reset stopwatch to 00:00:00.
  - Function 2: Count up from 00:00:00 / previous time.
  - Function 3: Stop temporarily.
  - Function 4: Count down from previous time / specific time.
- Create buttons/switches to set the initial time:
  - The unit of second: 1 button (switch).
  - The tens of second: 1 button (switch).
  - The unit of minute: 1 button (switch).
  - The tens of minute: 1 button (switch).
- Actualize 2 block diagrams above to count time up and count down.

### IV. REALIZATION

#### 1. Design the module

- File: frequencydivider.v & sportstopwatch.v
- a. A sub-module "frequencydivider" to set the clock of Flip Flop.

```
23 — module frequencydivider(rst,clk,newclk);
        input [1:0] rst;
25 !
        input clk;
26
         output reg newclk;
27 :
        reg[19:0] count = 0;
28 - always @(posedge clk) begin
29 i
        count = count + 1;
30 ⊡
        if(rst == 2'b01)
31
             count = 0;
32 !
         else
33 🗇
            begin
34
                newclk = count[19]; //19
35 🗀
            end
36 🖨
         end
37 @ endmodule
```

Figure 1. Module frequencydivider

- b. Main module introduction
- Input:
  - **clk**: initial clock signal (125MHz).
  - **btn[3:0]**: a modifier which sets the initial second and minute before running a stopwatch.
  - **control**: a controller which sets different function/state of a stopwatch.

- Output:
  - [6:0] a0,a1,a2,a3,a4,a5: contain a number representing for minute, second and hundredth of second respectively in order to activate 7-segment LEDs.
  - red, green: set colors to led when the stopwatch counts down to 00:00:00.
- c. Set up 2 switches SW0(control[0]), SW1(control[1]) to switch between 4 functions:
  - **control** = 2'b00: Reset stopwatch to 00:00:00 / Set up a specific time.
  - **control** == 2'b01: Up counter.
  - **control** == 2'b11: Stop temporarily / Pause.
  - **control** == 2'b10: Down counter.

```
else if(control == 2'bll)
begin
reg_d0 = reg_d0;
reg_d1 = reg_d1;
reg_d2 = reg_d2;
reg_d3 = reg_d3;
reg_d4 = reg_d4;
reg_d5 = reg_d5;
end
```

**Figure 2.** When **control** = 2'b11, stopwatch will stop and display the current time.

d. Set up functions for 4 buttons BTN0, BTN1, BTN2, BTN3 to set up a specific time:

```
if (control == 2'b00 )
  begin
  if(btn[0] == 1 && count < 1)
    begin
      check = 1;
    count = count+ 1;
    if(reg_d2 == 9)
      reg_d2 = 0;
  else
      reg_d2 = reg_d2 + 1;
  end</pre>
```

Figure 3.1. Count up 1 unit of second

```
else if(btn[1] == 1 && count < 1)

begin

check = 1;

count = count +1;

if(reg_d3 == 5)

reg_d3 = 0;

else

reg_d3 = reg_d3 + 1;

end
```

Figure 3.2. Count up a 10-unit of second

```
else if(btn[2] == 1 && count < 1)
begin
    check = 1;
    count = count + 1;
    if(reg_d4 == 9)
        reg_d4 = 0;
    else
        reg_d4 = reg_d4 + 1;
end</pre>
```

Figure 3.3. Count up 1 unit of minute

```
else if(btn[3] == 1 && count < 1)
    begin
        check = 1;
        count =count+ 1;
        if(reg_d5 == 5)
            reg_d5 = 0;
        else
            reg_d5 = reg_d5 + 1;
    end</pre>
```

Figure 3.4. Count up a 10-unit of minute

```
else if(check == 1 && btn == 4'b0000)
begin
count = 0;
end
else if(check == 0)
begin
reg d0 = 0;
reg_dl = 0;
reg_d2 = 0;
reg d3 = 0;
reg_d4 = 0;
reg_d5 = 0;
a0 = 7'b1000000;
al = 7'b1000000;
a2 = 7'b10000000;
a3 = 7'b1000000;
a4 = 7'b10000000;
a5 = 7'b1000000;
end
```

Figure 3.5. When none of buttons are pressed, time is set to 00:00:00

e. Set up a 7-segment LED to accept a 4-bit input and generate a 7-bit output.



Figure 4. How to connect a 7-segment LED to ARTY Z7 Kit

```
case(reg_d2)
    4'd0 : a2 = 7'b10000000;
    4'd1 : a2 = 7'b1111001;
    4'd2 : a2 = 7'b0100100;
    4'd3 : a2 = 7'b0110000;
    4'd4 : a2 = 7'b0011001;
    4'd5 : a2 = 7'b0010010;
    4'd6 : a2 = 7'b0000010;
    4'd7 : a2 = 7'b1111000;
    4'd8 : a2 = 7'b0010000;
    4'd9 : a2 = 7'b0010000;
    default : a2 = 7'b0111111;
endcase
```

Figure 5. Set up "reg\_d2" 7-segment LED

f. Actualize 2 block diagrams above to count time up and count down.

```
begin
    if(reg_d0 == 0)
        begin
        reg_d0 = 9;
            if(reg dl == 0)
                begin
                reg dl = 9;
                     if(reg_d2 == 0)
                        begin
                         reg d2 = 9;
                             if(reg d3 == 0)
                                 begin
                                 reg d3 = 5;
                                 if(reg_d4 == 0)
                                     begin
                                     reg d4 = 9;
                                         if(reg_d5 == 0)
                                             begin
                                             reg_d0 = 0;
                                             reg_dl = 0;
                                             reg_d2 = 0;
                                             reg_d3 = 0;
                                             reg_d4 = 0;
                                             reg_d5 = 0;
                                             red = 1;
                                             green = 1;
                                             end
                                         else
                                             begin
                                             reg_d5 = reg_d5 - 1;
                                             end
                                         case (reg_d0)
                                                      4'd0 : a5 = 7'b1000000;
                                                      4'd1 : a5 = 7'b1111001;
                                                      4'd2 : a5 = 7'b0100100;
                                                      4'd3 : a5 = 7'b0110000;
                                                      4'd4: a5 = 7'b0011001;
                                                      4'd5 : a5 = 7'b0010010;
                                                      4'd6: a5 = 7'b0000010;
                                                      4'd7 : a5 = 7'b11111000;
                                                      4'd8 : a5 = 7'b00000000;
                                                      4'd9 : a5 = 7'b00100000;
                                                      default : a5 = 7'b01111111;
                                          endcase
                                     end
```

Figure 6.1. Down counter code

```
else
                begin
                reg_d4 = reg_d4 - 1;
                end
            case (reg_d4)
                         4'd0 : a4 = 7'b1000000;
                        4'd1: a4 = 7'b11111001;
                        4'd2: a4 = 7'b0100100;
                         4'd3: a4 = 7'b0110000;
                        4'd4 : a4 = 7'b0011001;
                         4'd5: a4 = 7'b0010010;
                        4'd6: a4 = 7'b0000010;
                        4'd7 : a4 = 7'b11111000;
                        4'd8 : a4 = 7'b00000000;
                        4'd9: a4 = 7'b0010000;
                        default : a4 = 7'b01111111;
              endcase
            end
        else
            begin
            reg_d3 = reg_d3 - 1;
            end
        case (reg_d3)
                    4'd0 : a3 = 7'b1000000;
                    4'dl : a3 = 7'b1111001;
                    4'd2 : a3 = 7'b0100100;
                    4'd3: a3 = 7'b0110000;
                    4'd4 : a3 = 7'b0011001;
                    4'd5 : a3 = 7'b0010010;
                    4'd6 : a3 = 7'b00000010;
                    4'd7 : a3 = 7'b11111000;
                    4'd8 : a3 = 7'b00000000;
                    4'd9 : a3 = 7'b00100000;
                    default : a3 = 7'b01111111;
        endcase
    end
else
   begin
   reg_d2 = reg_d2 - 1;
    end
case (reg_d2)
            4'd0 : a2 = 7'b1000000;
            4'd1 : a2 = 7'b11111001;
            4'd2 : a2 = 7'b0100100;
            4'd3 : a2 = 7'b0110000;
            4'd4 : a2 = 7'b0011001;
            4'd5 : a2 = 7'b0010010;
            4'd6: a2 = 7'b0000010;
            4'd7 : a2 = 7'b1111000;
            4'd8 : a2 = 7'b00000000;
            4'd9 : a2 = 7'b0010000;
            default : a2 = 7'b01111111;
```

Figure 6.2. Down counter code

```
endcase
                end
            else
                begin
                reg_dl = reg_dl - 1;
                end
            case (reg_dl)
                         4'd0 : al = 7'b10000000;
                         4'd1 : a1 = 7'b11111001;
                         4'd2 : a1 = 7'b0100100;
                         4'd3 : a1 = 7'b0110000;
                         4'd4 : al = 7'b0011001;
                         4'd5 : a1 = 7'b0010010;
                         4'd6 : al = 7'b0000010;
                         4'd7 : al = 7'b1111000;
                         4'd8 : al = 7'b00000000;
                         4'd9 : al = 7'b0010000;
                         default : al = 7'b01111111;
             endcase
        end
    else
        begin
        reg_d0 = reg_d0 - 1;
        end
    case (reg d0)
        4'd0 : a0 = 7'b10000000;
        4'dl : a0 = 7'bl1111001;
        4'd2 : a0 = 7'b0100100;
        4'd3 : a0 = 7'b0110000;
        4'd4: a0 = 7'b0011001;
        4'd5 : a0 = 7'b0010010;
        4'd6: a0 = 7'b0000010;
        4'd7 : a0 = 7'b11111000;
        4'd8 : a0 = 7'b00000000;
        4'd9 : a0 = 7'b00100000;
        default : a0 = 7'b01111111;
     endcase
     check = 0;
end
end
```

Figure 6.3. Down counter code

# 2. Test bench

File: assignment\_tb.v



**Figure 7.1.** When BTN3(the tens of the minute) is pressed and control is 2b'00, a5 rises from 7b'1000000 to 7b'1111001



Figure 7.2. When BTN[3:0] = 4b'0000 and control[1:0] = 2b'10, stopwatch starts counting up (a0: 1000000 - 1111001 - 0100100 - 0100100 - ...)

#### 3. Constraints

```
## Clock Signal
#create clock -add -name sys clk pin -period 8.00 -waveform {0 4} [get ports { clk }]; #set
## RGR LEDS
#set property -dict ( PACKAGE PIN M14 IOSTANDARD LVCMOS33 ) [get ports ( led[3] )]; #IO L23P T3 35 Sch=LED3
set property -dict { PACKAGE_PIN D19 IOSTANDARD LVCMOS33 } [get ports { btn[0] }]; #IO L4P TO 35 Sch=BTNO
set property -dict { PACKAGE_PIN L20
          IOSTANDARD LVCMOS33 } [get ports { btn[2] }]; #IO L9N T1 DQS AD3N 35 Sch=BTN2
```

Figure 8.1. Constraints

```
## ChipKit Outer Digital Header
## ChipKit Outer Digital Header
set property -dict { PACKAGE PIN T14 | IOSTANDARD LVCMOS33 } [get ports { a3[0] }]; #IO_L5P_T0_34 | Sch=CK_IO0
set property -dict { PACKAGE_PIN U12 | IOSTANDARD LVCMOS33 } [get ports { a3[1] }]; #IO_L2N_TO_34 | Sch=CK_IO1
set property -dict { PACKAGE_PIN U13 | IOSTANDARD LVCMOS33 } [get ports { a3[2] }]; #IO_L3P_T0_DQS_PUDC_B_34 | Sch=CK_IO2
set property -dict { PACKAGE_PIN V13 | IOSTANDARD LVCMOS33 } [get ports { a3[3] }]; #IO_L3N_T0_DQS_34 | Sch=CK_IO3
set property -dict { PACKAGE_PIN V15 | IOSTANDARD LVCMOS33 } [get ports { a3[4] }]; #IO_L10P_T1_34 | Sch=CK_IO3
set property -dict { PACKAGE_PIN T15 | IOSTANDARD LVCMOS33 } [get ports { a3[6] }]; #IO_L5N_T0_34 | Sch=CK_IO5
set property -dict { PACKAGE_PIN R16 | IOSTANDARD LVCMOS33 } [get ports { a3[6] }]; #IO_L19P_T3_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V17 | IOSTANDARD LVCMOS33 } [get ports { a2[0] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V17 | IOSTANDARD LVCMOS33 } [get ports { a2[1] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V18 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 } [get ports { a2[2] }]; #IO_L21P_T3_DQS_34 | Sch=CK_IO6
set property -dict { PACKAGE_PIN V16 | IOSTANDARD LVCMOS33 }
Sch=CK IO10
                                                                                                                                                                                                  Sch=CK IO11

        set property -dict { PACKAGE PIN P18
        IOSTANDARD LVCMOS33 } [get ports { a2[5] }]; #IO L23N T3 34
        Sch=CK IO12

        set property -dict { PACKAGE_PIN N17
        IOSTANDARD LVCMOS33 } [get ports { a2[6] }]; #IO L23P T3 34
        Sch=CK IO13

 ## ChipKit Inner Digital Header
 set_property -dict { PACKAGE_PIN V6 IOSTANDARD LVCMOS33 } [get_ports { al[2] }]; #IO L22P T3 13 Sch=CK_I028 set_property -dict { PACKAGE_PIN U7 IOSTANDARD LVCMOS33 } [get_ports { al[3] }]; #IO L11P T1 SRCC_13 Sch=CK_I029
 set property -dict { PACKAGE PIN U8 IOSTANDARD LVCMOS33 } [get ports { a1[5] }]; #IO L17N T2 13 Sch=CK IO31 set property -dict { PACKAGE_PIN V8 IOSTANDARD LVCMOS33 } [get ports { a1[6] }]; #IO L15F T2 DQS 13 Sch=CK IO32

        set property -dict { PACKAGE PIN W10
        IOSTANDARD LVCMOS33 } [get ports { a0[1] }]; #IO_L16P_T2_13
        Sch=CK_IO34

        set_property -dict { PACKAGE_PIN W6
        IOSTANDARD LVCMOS33 } [get_ports { a0[2] }]; #IO_L22N_T3_13
        Sch=CK_IO35

 set_property -dict { PACKAGE_PIN Y7
                                                                      IOSTANDARD LVCMOS33 } [get ports { a0[4] }]; #IO L13P T2 MRCC 13 Sch=cCK IO37
 set property -dict { PACKAGE_PIN W9
                                                                     IOSTANDARD LVCMOS33 } [get ports {a5[5]}]; #IO L16N T2 13
 set property -dict { PACKAGE PIN Y9 IOSTANDARD LVCMOS33 } [get ports { a5[6]}]; #IO L14P T2 SRCC 13 Sch=CK IO41
```

Figure 8.2. Constraints

```
set property -dict { PACKAGE_PIN Y11
                                                                                      IOSTANDARD LVCMOS33 } [get_ports {
 set property -dict { PACKAGE_PIN Y12
                                                                                                                                                                                                                                    Sch=CK A1
                                                                                     IOSTANDARD LVCMOS33 } [get ports { a4[1] }]; #IO L20P T3 13
set_property -dict { PACKAGE_PIN W11 IOSTANDARD LVCMOS33 } [get_ports { a4[2] }]; #IO_L18P_T2_13 Sch=CK_A2 set_property -dict { PACKAGE_PIN V11 IOSTANDARD LVCMOS33 } [get_ports { a4[3] }]; #IO_L21P_T3_DQS_13 Sch=CK_A3
## ChipKit Inner Analog Header - as Differential Analog Inputs
 ## NOTE: These ports can be used as differential analog inputs with voltages from 0-1.0V (ChipKit analog pins A6-A11) or as digital I/O.
 ## WARNING: Do not use both sets of constraints at the same time!
## NOTE: The following constraints should be used with the XADC core when using these ports as analog inputs.
set_property -dict { PACKAGE_PIN F19 | IOSTANDARD LVCMOS33 } [get_ports { a4[6] }]; #IO_LISP_T2_DQS_AD12P_35 Sch=AD12_P | ChipKit_pin=A6 | Set_property -dict { PACKAGE_PIN F20 | IOSTANDARD LVCMOS33 } [get_ports { a5[0] }]; #IO_LISN_T2_DQS_AD12N_35 Sch=AD12_N | ChipKit_pin=A7 | Set_property -dict { PACKAGE_PIN C20 | IOSTANDARD LVCMOS33 } [get_ports { a5[1] }]; #IO_LISN_T2_DQS_AD12N_35 Sch=AD12_N | ChipKit_pin=A8 | ChipKit_pin=A8
                                                                                                                                                                                                                                                                           ChipKit pin=A8
Sch=ADO N
                                                                                                                                                                                                                                                                            ChipKit pin=A9
 set property -dict { PACKAGE_PIN B19 | IOSTANDARD LVCMOS33 } [get ports { a5[3] }]; #IO L2P TO AD8P 35
                                                                                                                                                                                                                                                Sch=AD8 P
                                                                                                                                                                                                                                                                           ChipKit pin=A10
 set property -dict { PACKAGE PIN A20
                                                                                     IOSTANDARD LVCMOS33 } [get_ports { a5[4] }]; #IO_L2N_TO_AD8N_35
                                                                                                                                                                                                                                                                           ChipKit pin=A11
```

Figure 8.3. Constraints

### 4. Schematic



Figure 9.1. Schematic



Figure 9.2. Schematic

#### V. CONCLUSION

### 1. Results

- Video implementation for each state:
  - Introduction of Stopwatch: <a href="https://bom.so/jKP8tF">https://bom.so/jKP8tF</a>
  - Count up: https://bom.so/mxIoPA
  - Count down: https://bom.so/HLHzNk
  - Set up initial time for down counting: <a href="https://bom.so/bRqz8Y">https://bom.so/bRqz8Y</a>

# 2. Achievement

Complete designing a sport stopwatch that has 4 modes: count up, count down, stop, reset. Moreover, the device is able to set up a specific time to count down.

Since we had used all buttons and switches on ARTY Z7 kit, we are not able to actualize saving a variety of timer results (we can save only 1 result via the pause button).

-----THE END-----