# Fixed and Floating Point Packages

By

Jim Lewis, SynthWorks VHDL Training, jim@synthworks.com

David Bishop, Kodak, dbishop@vhdl.org

#### Synth Works

# Fixed and Floating Point Packages



- Fixed Point
  - Package & Types
  - Format
  - Sizing & Overloading
  - Literals in Assignments and Expressions
  - Quirks
- Floating Point
  - Package & Types
  - Format
  - Sizing & Overloading
  - Literals in Assignments and Expressions

#### **Caution:**

These packages are a work in progress.

They are based on numeric\_std, so support is good but not perfect

# Fixed Point Types



```
Library ieee_proposed ; -- work in progress use ieee_proposed.fixed_pkg.all ;
```

ufixed = unsigned fixed point

```
type ufixed is array (integer range <>) of std_logic;
```

sfixed = signed fixed point

```
type sfixed is array (integer range <>) of std logic;
```

#### **Fixed Point Format**





- Range is required to be downto
- Whole number is on the left and includes 0 index ( 3 downto 0)
- Fraction is to the right of the 0 index (-1 downto -3)
- Ok to be only a integer or only a fraction

#### Fixed Point is Full Precision Math





```
signal A4_3, B4_3 : ufixed ( 3 downto -3 ) ;
signal Y5_3 : ufixed ( 4 downto -3 ) ;
. . . .
Y5_3 <= A4_3 + B4_3 ;</pre>
```

- Details on results sizes are in the fixed point users guide
- Note that in numeric\_std addition/subtraction is modulo math

| <b>Arithmetic Overloading</b>         | <b>Ufixed Result</b>                                                               | Sfixed Result                                                                                  |
|---------------------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|
| + - * / rem mod abs<br>= /= > < >= <= | ufixed op ufixed ufixed op real real op ufixed ufixed op natural natural op ufixed | sfixed op sfixed<br>sfixed op real<br>real op sfixed<br>sfixed op integer<br>integer op sfixed |

#### Synth Works

#### Literals in Assignments



```
signal A4 : ufixed (3 downto -3);
...
-- String Literal
A4 <= "0110100"; -- 6.5

-- Real and/or Integer Literal
A4 <= to_ufixed( 6.5, A4 ); -- sized by A4

A4 <= to_ufixed( 6.5, 3, -3 ); -- pass indicies</pre>
```

- To\_ufixed
  - Size of result based on range of an argument (such as A4) or by passing the indicies (3, -3)
  - Overloaded to accept either real or integer numbers
  - Type real and integer limited the precision of the literal

# Literals in Expressions



 Issue: a string literal used in an expression has range based on the direction of the base type and left index (integer'low)

```
signal A4 : ufixed (3 downto -3) ;
signal Y5 : ufixed (4 downto -3) ;
. . .
-- Y5 <= A4 + "0110100" ; -- illegal,
-- ^^indicies are integer'low to ...</pre>
```

Solutions

```
subtype ufixed4_3 is ufixed (3 downto -3);
signal A4, B4 : ufixed4_3;
signal Y5 : ufixed (4 downto -3);
. . .

Y5 <= A4 + ufixed4_3'("0110100");
Y5 <= A4 + 6.5; -- overloading
Y5 <= A4 + 6;</pre>
```

# **Quirks: Accumulator**



Size of result needs to match size of one of inputs

```
signal A4 : ufixed (3 downto -3) ;
signal Y7 : ufixed (6 downto -3) ;
-- Y7 <= Y7 + A ; -- illegal, result too big
-- Solution, resize the result
Y7 <= resize (
                         Y7 + A
       arg =>
       size res =>
                         Y7,
       overflow style => fixed saturate,
                        -- fixed wrap
       round_style => fixed round
                        -- fixed truncate
     );
```





To\_ufixed integer, real, unsigned, std\_logic\_vector to ufixed

To\_sfixed integer, real, signed, std\_logic\_vector to sfixed

Resize ufixed to ufixed or sfixed to sfixed

both with potential rounding

Add\_sign ufixed to sfixed

to\_real ufixed or sfixed to real (scalar)

to\_integer ufixed or sfixed to integer (scalar)

to\_unsigned ufixed to unsigned (array)

to\_signed sfixed to signed (array)

to\_slv ufixed or sfixed to slv (array)

for top level ports

## Floating Point Types



```
Library ieee_proposed; -- work in progress use ieee_proposed.float_pkg.all;
```

Main type is unconstrained:

```
type float is array (integer range <>) of std_logic;
```

- Package also defines subtypes:
  - IEEE 754 Single Precision

```
subtype float32 is float( 8 downto -32);
```

IEEE 754 Double Precision

```
subtype float64 is float(11 downto -52);
```

IEEE 854 Extended Precision

```
subtype float128 is float(15 downto -112);
```

## Floating Point Format



```
signal A, B, Y: float (8 downto -23);
 8
    76543210
            12345678901234567890123
 S
    BEEEEBEE
            E = Exponent is biased by 127
F = Fraction has an implied 1 in leftmost bit
value = 2**(E-127) * (1 + F)
 = +1 * 2**(129 - 127) * (1.0 + 0.5 + 0.125)
= +1 * 2**2
                   * (1.625)
                                         6.5
```

- Range is required to be downto
- Sign Bit = A'left = bit 8 (0 = positive, 1 = negative)
- Exponent = range A'left 1 downto 0 = 7 downto 0
- Mantissa = range -1 downto A'right = -1 downto -23
- Sign, Exponent and Mantissa are always present

# Range of Values



Large positive number (Exponent of all 1 is reserved)

Smallest positive number without denormals

Extended small numbers = Denormals, but only when enabled

# Special Numbers



Zero (Positive 0 = Negative 0)

Infinity

```
0 1111111 0000000000000000000 -- Positive
1 1111111 0000000000000000000 -- Negative
```

NAN - Not A Number

```
1 1111111 000000000000000000000001
```

- Exponent with all 0 is reserved for zero and denormal numbers
- Exponent with all 1 is reserved for infinity and NAN

## Floating Point Types



```
signal A32, B32, Y32 : float (8 downto -23) ;
. . .
Y32 <= A32 + B32 ;</pre>
```

- Floating point result will have the maximum exponent and maximum mantissa of its input arguments.
- Also need to specify:
  - Rounding

Default = round\_nearest

- Round nearest, Round 0, Round +inf, round -inf
- Denormals: On / Off

Default = on = true

Check NAN and Overflow

Default = on = true

Guard Bits: Extra bits for rounding.

Default = 3

- Current package uses constants rather limiting
- Long term plan is to use generics a new feature being added in 2006

14





| <b>Arithmetic Overloading</b> | Float Result     |
|-------------------------------|------------------|
| + - * / rem mod abs           | float op float   |
| = /= > < >= <=                | float op real    |
|                               | real op float    |
|                               | float op integer |
|                               | integer op float |

#### Synth Works

#### Literals in Assignments



```
signal A_fp32 : float32 ;
. . . .
-- String Literal
A_fp32 <= "010000001101000000000000000000" ; -- 6.5

-- Real and/or Integer Literal
A_fp32 <= to_float(6.5, A_fp32); -- size using A_fp32

A_fp32 <= to_float(6.5, 8, -32); -- pass indicies</pre>
```

- To\_float
  - Needs to size the result based on range of an argument (such as A\_fp32) or by passing the indicies (8, -32)
  - Overloaded to accept either integers or real numbers
  - Note the required precision of type real and integer is limited by the language

# Literals in Expressions



 Issue: a string literal used in an expression has range based on the direction of the base type and left index (integer'low)

Solutions

## Floating Point Conversions



To\_float integer, real, ufixed, sfixed, signed, unsigned, and

std\_logic\_vector to float

Resize float to float with potential rounding, ...

to\_real float to real (scalar)

to\_integer float to integer (scalar)

to\_sfixed float to sfixed (array)

to\_ufixed float to ufixed (array)

to\_unsigned float to unsigned (array)

to\_signed float to signed (array)

to\_slv float to slv (array)

for top level ports

# Going Further



- Package standardization not complete.
- Ok to use since it is based on numeric\_std
- Current packages and documentation available at: http://www.eda.org/vhdl-200x/vhdl-200x-ft/packages/files.html
- Current methodology
  - Create a library named: ieee\_proposed
  - Copy fixed\_pkg and float\_pkg to another name.
  - Set the constants to appropriate values
  - Compile into the library
  - For different constant settings, create additional copies of the packages with different names
- With package generics (planned for VHDL-2006),
  - package instantiations replace copies of a package with constants