## **Taurus: An Intelligent Data Plane**

Tushar Swamy, Alexander Rucker, Muhammad Shahbaz, Neeraja Yadwadkar, Yaqi Zhang, and Kunle Olukotun Stanford University

## **ABSTRACT**

Emerging trends such as cloud computing, the internet of things, and augmented and virtual reality demand highly responsive, available, secure, and scalable networks to meet users' quality of experience expectations. Operators currently manage these networks and protocols using a variety of ad-hoc tools and scripts; however, the unpredictable and complex interactions between network conditions and workloads make such manual tuning difficult.

Machine learning (ML) can help approximate and automate these complex interactions that govern today's hyperscale datacenter networks [5]. Recent proposals generate ML models for networks to produce recommendations for policies like routing and congestion control [14]. At present, these models run on a logically-centralized control plane for inferring learned polices, hence, causing delays of tens of millisecond when updating network devices [3, 7]. Modern reconfigurable switching devices (e.g., RMT [1]), on the other hand, lack the necessary operations (e.g., loops and multipliaction) needed to run these ML models in the data plane itself. Therefore, for policies like anomaly detection where inputs to the ML model may vary over time (e.g., payload size or time-windowed features [13]), most packets-even of a single flow-need to traverse the control plane, thus, significantly increasing load on the controller and inflating flow latencies [9].

In this paper, we present Taurus, an intelligent data-plane architecture for ML inference at line rate. Taurus extends the Protocol Independent Switch Architecture (PISA) [1, 6] and adds an ML-capable block with a map-reduce abstraction to its match-action table pipeline (Figure 1a). The map-reduce block receives pre-processed network and packet features from the preceding match-action tables and the parser, and feeds results to the following match-action tables for post processing (e.g., drop, route, or encapsulate a packet based on the prediction). The design of the map-reduce block follows a spatial SIMD architecture that can support a variety of ML models. It is composed of Compute Units (CU) and Memory Units (MU) interspersed in a grid-like fashion (Figure 1b) [11]. Each CU is organized into stages and lanes (Figure 1c); a stage consists of a Functional Unit (FU) and pipeline register (PR), and lanes is the number of such stages running in parallel. A CU can perform either a map, reduction, or both; while an MU is a block of on-chip SRAM memory.



Figure 1: Taurus Data Plane Architecture

|         |       | Perf.  |     | Area            |      | Power |     |
|---------|-------|--------|-----|-----------------|------|-------|-----|
| App     | Model | GPkt/s | ns  | $\mathrm{mm}^2$ | +%   | mW    | +%  |
| Anomaly | SVM   | 1.00   | 68  | 4.59            | 6.1  | 263   | 1.1 |
| Anomaly | DNN   | 1.00   | 362 | 8.80            | 11.7 | 506   | 2.0 |
| Indigo  | LSTM  | 0.08   | 380 | 17.73           | 23.6 | 1018  | 4.1 |

Table 1: Performance, area, and power overheads for three different application models. Overheads are calculated relative to a 300 mm<sup>2</sup> chip with 4 reconfigurable pipelines [4], each drawing an estimated 25 W.

Table 1 shows that that cost of adding ML models to a network data plane is small. Taurus can run simple models such as SVM-based anomaly detection [8] with as little as 6.1% are and 1.1% power overhead. The deep learning (DL) network [12] consumes more resources but the area and power utilization is still under 12% and 2%, respectively. Both models meet the high-end switch line rates of a billion packets per second (i.e., 1 GPkt/s). The third application, Indigo [14] is an endpoint application for congestion control that could be deployed on Taurus-based network interface cards (NICs). The Indigo's DL network is unrolled to meet 40 Gbps line rate for minimum-sized packets (i.e., 0.08 GPkt/s). While the original DL network ran once every 10ms, a Taurus-based NIC runs it in 10ns intervals. With Taurus, we demonstrate that data-plane devices can run ML models and do inference at line rate with several orders of magnitude lower latencies than traditional control-plane approaches [2, 3, 10].

## REFERENCES

- [1] BOSSHART, P., GIBB, G., KIM, H.-S., VARGHESE, G., McKEOWN, N., IZ-ZARD, M., MUJICA, F., AND HOROWITZ, M. Forwarding Metamorphosis: Fast Programmable Match-action Processing in Hardware for SDN. In ACM SIGCOMM (2013).
- [2] FARRINGTON, N., AND ANDREYEV, A. Facebook's Data Center Network Architecture. In *IEEE Optical Interconnects* (2013).
- [3] GOOGLE. Cloud TPU: Frequently Asked Questions. https://cloud.google.com/tpu/docs/faq. Accessed on 03/15/2019.
- [4] GUREVICH, V. Programmable Data Plane at Terabit Speeds. https://p4.org/assets/p4\_d2\_2017\_programmable\_data\_plane\_at\_ terabit\_speeds.pdf, 2017.
- [5] HORNIK, K. Approximation Capabilities of Multilayer Feedforward Networks. Elsevier Neural networks 4, 2 (1991), 251–257.
- [6] Kim, C. Programming The Network Data Plane: What, How, and Why? https://conferences.sigcomm.org/events/apnet2017/slides/chang.pdf.
- [7] McKeown, N., Anderson, T., Balakrishnan, H., Parulkar, G., Peterson, L., Rexford, J., Shenker, S., and Turner, J. OpenFlow: Enabling Innovation on Campus Networks. ACM SIGCOMM Computer Communication Review 38, 2 (2008), 69–74.
- [8] MEHMOOD, T., AND RAIS, H. B. M. SVM for Network Anomaly Detection using ACO Feature Subset. In *IEEE iSMSC* (2015).
- [9] MESTRES, A., RODRIGUEZ-NATAL, A., CARNER, J., BARLET-ROS, P., ALAR-CÓN, E., SOLÉ, M., MUNTÉS-MULERO, V., MEYER, D., BARKAI, S., HIB-BETT, M. J., ET AL. Knowledge-Defined Networking. ACM SIGCOMM Computer Communication Review 47, 3 (2017), 2–10.
- [10] NIRANJAN MYSORE, R., PAMBORIS, A., FARRINGTON, N., HUANG, N., MIRI, P., RADHAKRISHNAN, S., SUBRAMANYA, V., AND VAHDAT, A. PORLLAND: A Scalable Fault-tolerant Layer 2 Data Center Network Fabric. In ACM SIGCOMM (2009).
- [11] PRABHAKAR, R., ZHANG, Y., KOEPLINGER, D., FELDMAN, M., ZHAO, T., HADJIS, S., PEDRAM, A., KOZYRAKIS, C., AND OLUKOTUN, K. Plasticine: A Reconfigurable Architecture for Parallel Patterns. In ACM/IEEE ISCA (2017)
- [12] TANG, T. A., MHAMDI, L., MCLERNON, D., ZAIDI, S. A. R., AND GHOGHO, M. Deep Learning Approach for Network Intrusion Detection in Software Defined Networking. In *IEEE WINCOM* (2016).
- [13] TAVALLAEE, M., BAGHERI, E., LU, W., AND GHORBANI, A. A. A Detailed Analysis of the KDD CUP 99 Data Set. In *IEEE CISDA* (2009).
- [14] YAN, F. Y., MA, J., HILL, G. D., RAGHAVAN, D., WAHBY, R. S., LEVIS, P., AND WINSTEIN, K. Pantheon: The Training Ground for Internet Congestion-control Research. In *USENIX ATC* (2018).